2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
******************************************************************************
|
|
|
|
* @file stm32f3xx_hal_uart.h
|
|
|
|
* @author MCD Application Team
|
|
|
|
* @brief Header file of UART HAL module.
|
|
|
|
******************************************************************************
|
|
|
|
* @attention
|
|
|
|
*
|
|
|
|
* <h2><center>© COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without modification,
|
|
|
|
* are permitted provided that the following conditions are met:
|
|
|
|
* 1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer.
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer in the documentation
|
|
|
|
* and/or other materials provided with the distribution.
|
|
|
|
* 3. Neither the name of STMicroelectronics nor the names of its contributors
|
|
|
|
* may be used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
|
|
|
* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
|
|
|
|
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
|
|
|
|
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
|
|
|
|
* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
|
|
|
|
* CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
|
|
|
|
* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
2018-03-02 03:34:09 +00:00
|
|
|
******************************************************************************
|
2017-01-05 14:45:54 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/* Define to prevent recursive inclusion -------------------------------------*/
|
|
|
|
#ifndef __STM32F3xx_HAL_UART_H
|
|
|
|
#define __STM32F3xx_HAL_UART_H
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Includes ------------------------------------------------------------------*/
|
|
|
|
#include "stm32f3xx_hal_def.h"
|
|
|
|
|
|
|
|
/** @addtogroup STM32F3xx_HAL_Driver
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @addtogroup UART
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Exported types ------------------------------------------------------------*/
|
|
|
|
/** @defgroup UART_Exported_Types UART Exported Types
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART Init Structure definition
|
|
|
|
*/
|
|
|
|
typedef struct
|
|
|
|
{
|
|
|
|
uint32_t BaudRate; /*!< This member configures the UART communication baud rate.
|
|
|
|
The baud rate register is computed using the following formula:
|
|
|
|
- If oversampling is 16 or in LIN mode,
|
|
|
|
Baud Rate Register = ((PCLKx) / ((huart->Init.BaudRate)))
|
2018-03-02 03:34:09 +00:00
|
|
|
- If oversampling is 8U,
|
|
|
|
Baud Rate Register[15:4] = ((2U * PCLKx) / ((huart->Init.BaudRate)))[15:4]
|
2017-01-05 14:45:54 +00:00
|
|
|
Baud Rate Register[3] = 0
|
2018-03-02 03:34:09 +00:00
|
|
|
Baud Rate Register[2:0] = (((2U * PCLKx) / ((huart->Init.BaudRate)))[3:0]) >> 1 */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t WordLength; /*!< Specifies the number of data bits transmitted or received in a frame.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UARTEx_Word_Length. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t StopBits; /*!< Specifies the number of stop bits transmitted.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Stop_Bits. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t Parity; /*!< Specifies the parity mode.
|
|
|
|
This parameter can be a value of @ref UART_Parity
|
|
|
|
@note When parity is enabled, the computed parity is inserted
|
|
|
|
at the MSB position of the transmitted data (9th bit when
|
|
|
|
the word length is set to 9 data bits; 8th bit when the
|
|
|
|
word length is set to 8 data bits). */
|
|
|
|
|
|
|
|
uint32_t Mode; /*!< Specifies whether the Receive or Transmit mode is enabled or disabled.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Mode. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t HwFlowCtl; /*!< Specifies whether the hardware flow control mode is enabled
|
|
|
|
or disabled.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Hardware_Flow_Control. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
uint32_t OverSampling; /*!< Specifies whether the Over sampling 8 is enabled or disabled, to achieve higher speed (up to f_PCLK/8U).
|
|
|
|
This parameter can be a value of @ref UART_Over_Sampling. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t OneBitSampling; /*!< Specifies whether a single sample or three samples' majority vote is selected.
|
|
|
|
Selecting the single sample method increases the receiver tolerance to clock
|
|
|
|
deviations. This parameter can be a value of @ref UART_OneBit_Sampling. */
|
|
|
|
}UART_InitTypeDef;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART Advanced Features initalization structure definition
|
|
|
|
*/
|
|
|
|
typedef struct
|
|
|
|
{
|
|
|
|
uint32_t AdvFeatureInit; /*!< Specifies which advanced UART features is initialized. Several
|
|
|
|
Advanced Features may be initialized at the same time .
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Advanced_Features_Initialization_Type. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t TxPinLevelInvert; /*!< Specifies whether the TX pin active level is inverted.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Tx_Inv. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t RxPinLevelInvert; /*!< Specifies whether the RX pin active level is inverted.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Rx_Inv. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t DataInvert; /*!< Specifies whether data are inverted (positive/direct logic
|
|
|
|
vs negative/inverted logic).
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Data_Inv. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t Swap; /*!< Specifies whether TX and RX pins are swapped.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Rx_Tx_Swap. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t OverrunDisable; /*!< Specifies whether the reception overrun detection is disabled.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_Overrun_Disable. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t DMADisableonRxError; /*!< Specifies whether the DMA is disabled in case of reception error.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_DMA_Disable_on_Rx_Error. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t AutoBaudRateEnable; /*!< Specifies whether auto Baud rate detection is enabled.
|
|
|
|
This parameter can be a value of @ref UART_AutoBaudRate_Enable */
|
|
|
|
|
|
|
|
uint32_t AutoBaudRateMode; /*!< If auto Baud rate detection is enabled, specifies how the rate
|
|
|
|
detection is carried out.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_AutoBaud_Rate_Mode. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint32_t MSBFirst; /*!< Specifies whether MSB is sent first on UART line.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_MSB_First. */
|
2017-01-05 14:45:54 +00:00
|
|
|
} UART_AdvFeatureInitTypeDef;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART wake up from stop mode parameters
|
|
|
|
*/
|
|
|
|
typedef struct
|
|
|
|
{
|
|
|
|
uint32_t WakeUpEvent; /*!< Specifies which event will activat the Wakeup from Stop mode flag (WUF).
|
|
|
|
This parameter can be a value of @ref UART_WakeUp_from_Stop_Selection.
|
|
|
|
If set to UART_WAKEUP_ON_ADDRESS, the two other fields below must
|
|
|
|
be filled up. */
|
|
|
|
|
|
|
|
uint16_t AddressLength; /*!< Specifies whether the address is 4 or 7-bit long.
|
2018-03-02 03:34:09 +00:00
|
|
|
This parameter can be a value of @ref UART_WakeUp_Address_Length. */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
uint8_t Address; /*!< UART/USART node address (7-bit long max). */
|
2017-01-05 14:45:54 +00:00
|
|
|
} UART_WakeUpTypeDef;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief HAL UART State structures definition
|
|
|
|
* @note HAL UART State value is a combination of 2 different substates: gState and RxState.
|
|
|
|
* - gState contains UART state information related to global Handle management
|
|
|
|
* and also information related to Tx operations.
|
|
|
|
* gState value coding follow below described bitmap :
|
|
|
|
* b7-b6 Error information
|
|
|
|
* 00 : No Error
|
|
|
|
* 01 : (Not Used)
|
|
|
|
* 10 : Timeout
|
|
|
|
* 11 : Error
|
|
|
|
* b5 IP initilisation status
|
|
|
|
* 0 : Reset (IP not initialized)
|
|
|
|
* 1 : Init done (IP not initialized. HAL UART Init function already called)
|
|
|
|
* b4-b3 (not used)
|
|
|
|
* xx : Should be set to 00
|
|
|
|
* b2 Intrinsic process state
|
|
|
|
* 0 : Ready
|
|
|
|
* 1 : Busy (IP busy with some configuration or internal operations)
|
|
|
|
* b1 (not used)
|
|
|
|
* x : Should be set to 0
|
|
|
|
* b0 Tx state
|
|
|
|
* 0 : Ready (no Tx operation ongoing)
|
|
|
|
* 1 : Busy (Tx operation ongoing)
|
|
|
|
* - RxState contains information related to Rx operations.
|
|
|
|
* RxState value coding follow below described bitmap :
|
|
|
|
* b7-b6 (not used)
|
|
|
|
* xx : Should be set to 00
|
|
|
|
* b5 IP initilisation status
|
|
|
|
* 0 : Reset (IP not initialized)
|
|
|
|
* 1 : Init done (IP not initialized)
|
|
|
|
* b4-b2 (not used)
|
|
|
|
* xxx : Should be set to 000
|
|
|
|
* b1 Rx state
|
|
|
|
* 0 : Ready (no Rx operation ongoing)
|
|
|
|
* 1 : Busy (Rx operation ongoing)
|
|
|
|
* b0 (not used)
|
|
|
|
* x : Should be set to 0.
|
|
|
|
*/
|
|
|
|
typedef enum
|
|
|
|
{
|
|
|
|
HAL_UART_STATE_RESET = 0x00U, /*!< Peripheral is not initialized
|
|
|
|
Value is allowed for gState and RxState */
|
|
|
|
HAL_UART_STATE_READY = 0x20U, /*!< Peripheral Initialized and ready for use
|
|
|
|
Value is allowed for gState and RxState */
|
|
|
|
HAL_UART_STATE_BUSY = 0x24U, /*!< an internal process is ongoing
|
|
|
|
Value is allowed for gState only */
|
|
|
|
HAL_UART_STATE_BUSY_TX = 0x21U, /*!< Data Transmission process is ongoing
|
|
|
|
Value is allowed for gState only */
|
|
|
|
HAL_UART_STATE_BUSY_RX = 0x22U, /*!< Data Reception process is ongoing
|
|
|
|
Value is allowed for RxState only */
|
|
|
|
HAL_UART_STATE_BUSY_TX_RX = 0x23U, /*!< Data Transmission and Reception process is ongoing
|
|
|
|
Not to be used for neither gState nor RxState.
|
|
|
|
Value is result of combination (Or) between gState and RxState values */
|
|
|
|
HAL_UART_STATE_TIMEOUT = 0xA0U, /*!< Timeout state
|
|
|
|
Value is allowed for gState only */
|
|
|
|
HAL_UART_STATE_ERROR = 0xE0U /*!< Error
|
|
|
|
Value is allowed for gState only */
|
|
|
|
}HAL_UART_StateTypeDef;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART clock sources definition
|
|
|
|
*/
|
|
|
|
typedef enum
|
|
|
|
{
|
2018-03-02 03:34:09 +00:00
|
|
|
UART_CLOCKSOURCE_PCLK1 = 0x00U, /*!< PCLK1 clock source */
|
|
|
|
UART_CLOCKSOURCE_PCLK2 = 0x01U, /*!< PCLK2 clock source */
|
|
|
|
UART_CLOCKSOURCE_HSI = 0x02U, /*!< HSI clock source */
|
|
|
|
UART_CLOCKSOURCE_SYSCLK = 0x04U, /*!< SYSCLK clock source */
|
|
|
|
UART_CLOCKSOURCE_LSE = 0x08U, /*!< LSE clock source */
|
|
|
|
UART_CLOCKSOURCE_UNDEFINED = 0x10U /*!< Undefined clock source */
|
2017-01-05 14:45:54 +00:00
|
|
|
}UART_ClockSourceTypeDef;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART handle Structure definition
|
|
|
|
*/
|
|
|
|
typedef struct
|
|
|
|
{
|
|
|
|
USART_TypeDef *Instance; /*!< UART registers base address */
|
|
|
|
|
|
|
|
UART_InitTypeDef Init; /*!< UART communication parameters */
|
|
|
|
|
|
|
|
UART_AdvFeatureInitTypeDef AdvancedInit; /*!< UART Advanced Features initialization parameters */
|
|
|
|
|
|
|
|
uint8_t *pTxBuffPtr; /*!< Pointer to UART Tx transfer Buffer */
|
|
|
|
|
|
|
|
uint16_t TxXferSize; /*!< UART Tx Transfer size */
|
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
__IO uint16_t TxXferCount; /*!< UART Tx Transfer Counter */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint8_t *pRxBuffPtr; /*!< Pointer to UART Rx transfer Buffer */
|
|
|
|
|
|
|
|
uint16_t RxXferSize; /*!< UART Rx Transfer size */
|
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
__IO uint16_t RxXferCount; /*!< UART Rx Transfer Counter */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
uint16_t Mask; /*!< UART Rx RDR register mask */
|
|
|
|
|
|
|
|
DMA_HandleTypeDef *hdmatx; /*!< UART Tx DMA Handle parameters */
|
|
|
|
|
|
|
|
DMA_HandleTypeDef *hdmarx; /*!< UART Rx DMA Handle parameters */
|
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
HAL_LockTypeDef Lock; /*!< Locking object */
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
__IO HAL_UART_StateTypeDef gState; /*!< UART state information related to global Handle management
|
|
|
|
and also related to Tx operations.
|
|
|
|
This parameter can be a value of @ref HAL_UART_StateTypeDef */
|
|
|
|
|
|
|
|
__IO HAL_UART_StateTypeDef RxState; /*!< UART state information related to Rx operations.
|
|
|
|
This parameter can be a value of @ref HAL_UART_StateTypeDef */
|
|
|
|
|
|
|
|
__IO uint32_t ErrorCode; /*!< UART Error code */
|
|
|
|
|
|
|
|
}UART_HandleTypeDef;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Exported constants --------------------------------------------------------*/
|
|
|
|
/** @defgroup UART_Exported_Constants UART Exported Constants
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Error UART Error
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define HAL_UART_ERROR_NONE (0x00000000U) /*!< No error */
|
|
|
|
#define HAL_UART_ERROR_PE (0x00000001U) /*!< Parity error */
|
|
|
|
#define HAL_UART_ERROR_NE (0x00000002U) /*!< Noise error */
|
|
|
|
#define HAL_UART_ERROR_FE (0x00000004U) /*!< frame error */
|
|
|
|
#define HAL_UART_ERROR_ORE (0x00000008U) /*!< Overrun error */
|
|
|
|
#define HAL_UART_ERROR_DMA (0x00000010U) /*!< DMA transfer error */
|
|
|
|
#define HAL_UART_ERROR_BUSY (0x00000020U) /*!< Busy Error */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Stop_Bits UART Number of Stop Bits
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define UART_STOPBITS_0_5 USART_CR2_STOP_0 /*!< UART frame with 0.5 stop bit */
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_STOPBITS_1 (0x00000000U) /*!< UART frame with 1 stop bit */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_STOPBITS_1_5 ((uint32_t)(USART_CR2_STOP_0 | USART_CR2_STOP_1)) /*!< UART frame with 1.5 stop bits */
|
|
|
|
#define UART_STOPBITS_2 ((uint32_t)USART_CR2_STOP_1) /*!< UART frame with 2 stop bits */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Parity UART Parity
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_PARITY_NONE (0x00000000U) /*!< No parity */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_PARITY_EVEN ((uint32_t)USART_CR1_PCE) /*!< Even parity */
|
|
|
|
#define UART_PARITY_ODD ((uint32_t)(USART_CR1_PCE | USART_CR1_PS)) /*!< Odd parity */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Hardware_Flow_Control UART Hardware Flow Control
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_HWCONTROL_NONE (0x00000000U) /*!< No hardware control */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_HWCONTROL_RTS ((uint32_t)USART_CR3_RTSE) /*!< Request To Send */
|
|
|
|
#define UART_HWCONTROL_CTS ((uint32_t)USART_CR3_CTSE) /*!< Clear To Send */
|
|
|
|
#define UART_HWCONTROL_RTS_CTS ((uint32_t)(USART_CR3_RTSE | USART_CR3_CTSE)) /*!< Request and Clear To Send */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Mode UART Transfer Mode
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define UART_MODE_RX ((uint32_t)USART_CR1_RE) /*!< RX mode */
|
|
|
|
#define UART_MODE_TX ((uint32_t)USART_CR1_TE) /*!< TX mode */
|
|
|
|
#define UART_MODE_TX_RX ((uint32_t)(USART_CR1_TE |USART_CR1_RE)) /*!< RX and TX mode */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_State UART State
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_STATE_DISABLE (0x00000000U) /*!< UART disabled */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_STATE_ENABLE ((uint32_t)USART_CR1_UE) /*!< UART enabled */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Over_Sampling UART Over Sampling
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_OVERSAMPLING_16 (0x00000000U) /*!< Oversampling by 16U */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_OVERSAMPLING_8 ((uint32_t)USART_CR1_OVER8) /*!< Oversampling by 8 */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_OneBit_Sampling UART One Bit Sampling Method
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ONE_BIT_SAMPLE_DISABLE (0x00000000U) /*!< One-bit sampling disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ONE_BIT_SAMPLE_ENABLE ((uint32_t)USART_CR3_ONEBIT) /*!< One-bit sampling enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_AutoBaud_Rate_Mode UART Advanced Feature AutoBaud Rate Mode
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_AUTOBAUDRATE_ONSTARTBIT (0x00000000U) /*!< Auto Baud rate detection on start bit */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_AUTOBAUDRATE_ONFALLINGEDGE ((uint32_t)USART_CR2_ABRMODE_0) /*!< Auto Baud rate detection on falling edge */
|
|
|
|
#define UART_ADVFEATURE_AUTOBAUDRATE_ON0X7FFRAME ((uint32_t)USART_CR2_ABRMODE_1) /*!< Auto Baud rate detection on 0x7F frame detection */
|
|
|
|
#define UART_ADVFEATURE_AUTOBAUDRATE_ON0X55FRAME ((uint32_t)USART_CR2_ABRMODE) /*!< Auto Baud rate detection on 0x55 frame detection */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Receiver_TimeOut UART Receiver TimeOut
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_RECEIVER_TIMEOUT_DISABLE (0x00000000U) /*!< UART receiver timeout disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_RECEIVER_TIMEOUT_ENABLE ((uint32_t)USART_CR2_RTOEN) /*!< UART receiver timeout enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_LIN UART Local Interconnection Network mode
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_LIN_DISABLE (0x00000000U) /*!< Local Interconnect Network disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_LIN_ENABLE ((uint32_t)USART_CR2_LINEN) /*!< Local Interconnect Network enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_LIN_Break_Detection UART LIN Break Detection
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_LINBREAKDETECTLENGTH_10B (0x00000000U) /*!< LIN 10-bit break detection length */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_LINBREAKDETECTLENGTH_11B ((uint32_t)USART_CR2_LBDL) /*!< LIN 11-bit break detection length */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_DMA_Tx UART DMA Tx
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_DMA_TX_DISABLE (0x00000000U) /*!< UART DMA TX disabled */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_DMA_TX_ENABLE ((uint32_t)USART_CR3_DMAT) /*!< UART DMA TX enabled */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_DMA_Rx UART DMA Rx
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_DMA_RX_DISABLE (0x00000000U) /*!< UART DMA RX disabled */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_DMA_RX_ENABLE ((uint32_t)USART_CR3_DMAR) /*!< UART DMA RX enabled */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Half_Duplex_Selection UART Half Duplex Selection
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_HALF_DUPLEX_DISABLE (0x00000000U) /*!< UART half-duplex disabled */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_HALF_DUPLEX_ENABLE ((uint32_t)USART_CR3_HDSEL) /*!< UART half-duplex enabled */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_WakeUp_Address_Length UART WakeUp Address Length
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADDRESS_DETECT_4B (0x00000000U) /*!< 4-bit long wake-up address */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADDRESS_DETECT_7B ((uint32_t)USART_CR2_ADDM7) /*!< 7-bit long wake-up address */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_WakeUp_Methods UART WakeUp Methods
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_WAKEUPMETHOD_IDLELINE (0x00000000U) /*!< UART wake-up on idle line */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_WAKEUPMETHOD_ADDRESSMARK ((uint32_t)USART_CR1_WAKE) /*!< UART wake-up on address mark */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Flags UART Status Flags
|
|
|
|
* Elements values convention: 0xXXXX
|
|
|
|
* - 0xXXXX : Flag mask in the ISR register
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_FLAG_REACK (0x00400000U) /*!< UART receive enable acknowledge flag */
|
|
|
|
#define UART_FLAG_TEACK (0x00200000U) /*!< UART transmit enable acknowledge flag */
|
|
|
|
#define UART_FLAG_WUF (0x00100000U) /*!< UART wake-up from stop mode flag */
|
|
|
|
#define UART_FLAG_RWU (0x00080000U) /*!< UART receiver wake-up from mute mode flag */
|
|
|
|
#define UART_FLAG_SBKF (0x00040000U) /*!< UART send break flag */
|
|
|
|
#define UART_FLAG_CMF (0x00020000U) /*!< UART character match flag */
|
|
|
|
#define UART_FLAG_BUSY (0x00010000U) /*!< UART busy flag */
|
|
|
|
#define UART_FLAG_ABRF (0x00008000U) /*!< UART auto Baud rate flag */
|
|
|
|
#define UART_FLAG_ABRE (0x00004000U) /*!< UART auto Baud rate error */
|
|
|
|
#define UART_FLAG_EOBF (0x00001000U) /*!< UART end of block flag */
|
|
|
|
#define UART_FLAG_RTOF (0x00000800U) /*!< UART receiver timeout flag */
|
|
|
|
#define UART_FLAG_CTS (0x00000400U) /*!< UART clear to send flag */
|
|
|
|
#define UART_FLAG_CTSIF (0x00000200U) /*!< UART clear to send interrupt flag */
|
|
|
|
#define UART_FLAG_LBDF (0x00000100U) /*!< UART LIN break detection flag */
|
|
|
|
#define UART_FLAG_TXE (0x00000080U) /*!< UART transmit data register empty */
|
|
|
|
#define UART_FLAG_TC (0x00000040U) /*!< UART transmission complete */
|
|
|
|
#define UART_FLAG_RXNE (0x00000020U) /*!< UART read data register not empty */
|
|
|
|
#define UART_FLAG_IDLE (0x00000010U) /*!< UART idle flag */
|
|
|
|
#define UART_FLAG_ORE (0x00000008U) /*!< UART overrun error */
|
|
|
|
#define UART_FLAG_NE (0x00000004U) /*!< UART noise error */
|
|
|
|
#define UART_FLAG_FE (0x00000002U) /*!< UART frame error */
|
|
|
|
#define UART_FLAG_PE (0x00000001U) /*!< UART parity error */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Interrupt_definition UART Interrupts Definition
|
|
|
|
* Elements values convention: 000ZZZZZ0XXYYYYYb
|
|
|
|
* - YYYYY : Interrupt source position in the XX register (5bits)
|
|
|
|
* - XX : Interrupt source register (2bits)
|
|
|
|
* - 01: CR1 register
|
|
|
|
* - 10: CR2 register
|
|
|
|
* - 11: CR3 register
|
|
|
|
* - ZZZZZ : Flag position in the ISR register(5bits)
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_IT_PE (0x0028U) /*!< UART parity error interruption */
|
|
|
|
#define UART_IT_TXE (0x0727U) /*!< UART transmit data register empty interruption */
|
|
|
|
#define UART_IT_TC (0x0626U) /*!< UART transmission complete interruption */
|
|
|
|
#define UART_IT_RXNE (0x0525U) /*!< UART read data register not empty interruption */
|
|
|
|
#define UART_IT_IDLE (0x0424U) /*!< UART idle interruption */
|
|
|
|
#define UART_IT_LBD (0x0846U) /*!< UART LIN break detection interruption */
|
|
|
|
#define UART_IT_CTS (0x096AU) /*!< UART CTS interruption */
|
|
|
|
#define UART_IT_CM (0x112EU) /*!< UART character match interruption */
|
|
|
|
#define UART_IT_WUF (0x1476U) /*!< UART wake-up from stop mode interruption */
|
|
|
|
#define UART_IT_ERR (0x0060U) /*!< UART error interruption */
|
|
|
|
#define UART_IT_ORE (0x0300U) /*!< UART overrun error interruption */
|
|
|
|
#define UART_IT_NE (0x0200U) /*!< UART noise error interruption */
|
|
|
|
#define UART_IT_FE (0x0100U) /*!< UART frame error interruption */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_IT_CLEAR_Flags UART Interruption Clear Flags
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_CLEAR_PEF USART_ICR_PECF /*!< Parity Error Clear Flag */
|
|
|
|
#define UART_CLEAR_FEF USART_ICR_FECF /*!< Framing Error Clear Flag */
|
|
|
|
#define UART_CLEAR_NEF USART_ICR_NCF /*!< Noise detected Clear Flag */
|
|
|
|
#define UART_CLEAR_OREF USART_ICR_ORECF /*!< Overrun Error Clear Flag */
|
|
|
|
#define UART_CLEAR_IDLEF USART_ICR_IDLECF /*!< IDLE line detected Clear Flag */
|
|
|
|
#define UART_CLEAR_TCF USART_ICR_TCCF /*!< Transmission Complete Clear Flag */
|
|
|
|
#define UART_CLEAR_LBDF USART_ICR_LBDCF /*!< LIN Break Detection Clear Flag */
|
|
|
|
#define UART_CLEAR_CTSF USART_ICR_CTSCF /*!< CTS Interrupt Clear Flag */
|
|
|
|
#define UART_CLEAR_RTOF USART_ICR_RTOCF /*!< Receiver Time Out Clear Flag */
|
|
|
|
#define UART_CLEAR_EOBF USART_ICR_EOBCF /*!< End Of Block Clear Flag */
|
|
|
|
#define UART_CLEAR_CMF USART_ICR_CMCF /*!< Character Match Clear Flag */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_CLEAR_WUF USART_ICR_WUCF /*!< Wake Up from stop mode Clear Flag */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Request_Parameters UART Request Parameters
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_AUTOBAUD_REQUEST ((uint32_t)USART_RQR_ABRRQ) /*!< Auto-Baud Rate Request */
|
|
|
|
#define UART_SENDBREAK_REQUEST ((uint32_t)USART_RQR_SBKRQ) /*!< Send Break Request */
|
|
|
|
#define UART_MUTE_MODE_REQUEST ((uint32_t)USART_RQR_MMRQ) /*!< Mute Mode Request */
|
|
|
|
#define UART_RXDATA_FLUSH_REQUEST ((uint32_t)USART_RQR_RXFRQ) /*!< Receive Data flush Request */
|
|
|
|
#define UART_TXDATA_FLUSH_REQUEST ((uint32_t)USART_RQR_TXFRQ) /*!< Transmit data flush Request */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Advanced_Features_Initialization_Type UART Advanced Feature Initialization Type
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_NO_INIT (0x00000000U) /*!< No advanced feature initialization */
|
|
|
|
#define UART_ADVFEATURE_TXINVERT_INIT (0x00000001U) /*!< TX pin active level inversion */
|
|
|
|
#define UART_ADVFEATURE_RXINVERT_INIT (0x00000002U) /*!< RX pin active level inversion */
|
|
|
|
#define UART_ADVFEATURE_DATAINVERT_INIT (0x00000004U) /*!< Binary data inversion */
|
|
|
|
#define UART_ADVFEATURE_SWAP_INIT (0x00000008U) /*!< TX/RX pins swap */
|
|
|
|
#define UART_ADVFEATURE_RXOVERRUNDISABLE_INIT (0x00000010U) /*!< RX overrun disable */
|
|
|
|
#define UART_ADVFEATURE_DMADISABLEONERROR_INIT (0x00000020U) /*!< DMA disable on Reception Error */
|
|
|
|
#define UART_ADVFEATURE_AUTOBAUDRATE_INIT (0x00000040U) /*!< Auto Baud rate detection initialization */
|
|
|
|
#define UART_ADVFEATURE_MSBFIRST_INIT (0x00000080U) /*!< Most significant bit sent/received first */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Tx_Inv UART Advanced Feature TX Pin Active Level Inversion
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_TXINV_DISABLE (0x00000000U) /*!< TX pin active level inversion disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_TXINV_ENABLE ((uint32_t)USART_CR2_TXINV) /*!< TX pin active level inversion enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Rx_Inv UART Advanced Feature RX Pin Active Level Inversion
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_RXINV_DISABLE (0x00000000U) /*!< RX pin active level inversion disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_RXINV_ENABLE ((uint32_t)USART_CR2_RXINV) /*!< RX pin active level inversion enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Data_Inv UART Advanced Feature Binary Data Inversion
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_DATAINV_DISABLE (0x00000000U) /*!< Binary data inversion disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_DATAINV_ENABLE ((uint32_t)USART_CR2_DATAINV) /*!< Binary data inversion enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Rx_Tx_Swap UART Advanced Feature RX TX Pins Swap
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_SWAP_DISABLE (0x00000000U) /*!< TX/RX pins swap disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_SWAP_ENABLE ((uint32_t)USART_CR2_SWAP) /*!< TX/RX pins swap enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Overrun_Disable UART Advanced Feature Overrun Disable
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_OVERRUN_ENABLE (0x00000000U) /*!< RX overrun enable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_OVERRUN_DISABLE ((uint32_t)USART_CR3_OVRDIS) /*!< RX overrun disable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_AutoBaudRate_Enable UART Advanced Feature Auto BaudRate Enable
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_AUTOBAUDRATE_DISABLE (0x00000000U) /*!< RX Auto Baud rate detection enable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_AUTOBAUDRATE_ENABLE ((uint32_t)USART_CR2_ABREN) /*!< RX Auto Baud rate detection disable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_DMA_Disable_on_Rx_Error UART Advanced Feature DMA Disable On Rx Error
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_DMA_ENABLEONRXERROR (0x00000000U) /*!< DMA enable on Reception Error */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_DMA_DISABLEONRXERROR ((uint32_t)USART_CR3_DDRE) /*!< DMA disable on Reception Error */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_MSB_First UART Advanced Feature MSB First
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_MSBFIRST_DISABLE (0x00000000U) /*!< Most significant bit sent/received first disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_MSBFIRST_ENABLE ((uint32_t)USART_CR2_MSBFIRST) /*!< Most significant bit sent/received first enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Stop_Mode_Enable UART Advanced Feature Stop Mode Enable
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_STOPMODE_DISABLE (0x00000000U) /*!< UART stop mode disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_STOPMODE_ENABLE ((uint32_t)USART_CR1_UESM) /*!< UART stop mode enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Mute_Mode UART Advanced Feature Mute Mode Enable
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_ADVFEATURE_MUTEMODE_DISABLE (0x00000000U) /*!< UART mute mode disable */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_ADVFEATURE_MUTEMODE_ENABLE ((uint32_t)USART_CR1_MME) /*!< UART mute mode enable */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_CR2_ADDRESS_LSB_POS UART Address-matching LSB Position In CR2 Register
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_CR2_ADDRESS_LSB_POS ( 24U) /*!< UART address-matching LSB position in CR2 register */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_WakeUp_from_Stop_Selection UART WakeUp From Stop Selection
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_WAKEUP_ON_ADDRESS (0x00000000U) /*!< UART wake-up on address */
|
|
|
|
#define UART_WAKEUP_ON_STARTBIT ((uint32_t)USART_CR3_WUS_1) /*!< UART wake-up on start bit */
|
|
|
|
#define UART_WAKEUP_ON_READDATA_NONEMPTY ((uint32_t)USART_CR3_WUS) /*!< UART wake-up on receive data register not empty */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_DriverEnable_Polarity UART DriverEnable Polarity
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_DE_POLARITY_HIGH (0x00000000U) /*!< Driver enable signal is active high */
|
2017-01-05 14:45:54 +00:00
|
|
|
#define UART_DE_POLARITY_LOW ((uint32_t)USART_CR3_DEP) /*!< Driver enable signal is active low */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_CR1_DEAT_ADDRESS_LSB_POS UART Driver Enable Assertion Time LSB Position In CR1 Register
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_CR1_DEAT_ADDRESS_LSB_POS ( 21U) /*!< UART Driver Enable assertion time LSB position in CR1 register */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_CR1_DEDT_ADDRESS_LSB_POS UART Driver Enable DeAssertion Time LSB Position In CR1 Register
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_CR1_DEDT_ADDRESS_LSB_POS ( 16U) /*!< UART Driver Enable de-assertion time LSB position in CR1 register */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_Interruption_Mask UART Interruptions Flag Mask
|
|
|
|
* @{
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_IT_MASK (0x001FU) /*!< UART interruptions flags mask */
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @defgroup UART_TimeOut_Value UART polling-based communications time-out value
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define HAL_UART_TIMEOUT_VALUE 0x1FFFFFF /*!< UART polling-based communications time-out value */
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Exported macros -----------------------------------------------------------*/
|
|
|
|
/** @defgroup UART_Exported_Macros UART Exported Macros
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @brief Reset UART handle states.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ UART handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_RESET_HANDLE_STATE(__HANDLE__) do{ \
|
|
|
|
(__HANDLE__)->gState = HAL_UART_STATE_RESET; \
|
|
|
|
(__HANDLE__)->RxState = HAL_UART_STATE_RESET; \
|
2018-03-02 03:34:09 +00:00
|
|
|
} while(0U)
|
2017-01-05 14:45:54 +00:00
|
|
|
/** @brief Flush the UART Data registers.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_FLUSH_DRREGISTER(__HANDLE__) \
|
|
|
|
do{ \
|
|
|
|
SET_BIT((__HANDLE__)->Instance->RQR, UART_RXDATA_FLUSH_REQUEST); \
|
|
|
|
SET_BIT((__HANDLE__)->Instance->RQR, UART_TXDATA_FLUSH_REQUEST); \
|
2018-03-02 03:34:09 +00:00
|
|
|
} while(0U)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Clear the specified UART pending flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __FLAG__ specifies the flag to check.
|
2017-01-05 14:45:54 +00:00
|
|
|
* This parameter can be any combination of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_CLEAR_PEF Parity Error Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_FEF Framing Error Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_NEF Noise detected Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_OREF Overrun Error Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_IDLEF IDLE line detected Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_TCF Transmission Complete Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_LBDF LIN Break Detection Clear Flag (not available on all devices)
|
|
|
|
* @arg @ref UART_CLEAR_CTSF CTS Interrupt Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_RTOF Receiver Time Out Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_EOBF End Of Block Clear Flag (not available on all devices)
|
|
|
|
* @arg @ref UART_CLEAR_CMF Character Match Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_WUF Wake Up from stop mode Clear Flag (not available on all devices)
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ICR = (__FLAG__))
|
|
|
|
|
|
|
|
/** @brief Clear the UART PE pending flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_CLEAR_PEFLAG(__HANDLE__) __HAL_UART_CLEAR_FLAG((__HANDLE__), UART_CLEAR_PEF)
|
|
|
|
|
|
|
|
/** @brief Clear the UART FE pending flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_CLEAR_FEFLAG(__HANDLE__) __HAL_UART_CLEAR_FLAG((__HANDLE__), UART_CLEAR_FEF)
|
|
|
|
|
|
|
|
/** @brief Clear the UART NE pending flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_CLEAR_NEFLAG(__HANDLE__) __HAL_UART_CLEAR_FLAG((__HANDLE__), UART_CLEAR_NEF)
|
|
|
|
|
|
|
|
/** @brief Clear the UART ORE pending flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_CLEAR_OREFLAG(__HANDLE__) __HAL_UART_CLEAR_FLAG((__HANDLE__), UART_CLEAR_OREF)
|
|
|
|
|
|
|
|
/** @brief Clear the UART IDLE pending flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_CLEAR_IDLEFLAG(__HANDLE__) __HAL_UART_CLEAR_FLAG((__HANDLE__), UART_CLEAR_IDLEF)
|
|
|
|
|
|
|
|
/** @brief Check whether the specified UART flag is set or not.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __FLAG__ specifies the flag to check.
|
2017-01-05 14:45:54 +00:00
|
|
|
* This parameter can be one of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_FLAG_REACK Receive enable acknowledge flag
|
|
|
|
* @arg @ref UART_FLAG_TEACK Transmit enable acknowledge flag
|
|
|
|
* @arg @ref UART_FLAG_WUF Wake up from stop mode flag
|
|
|
|
* @arg @ref UART_FLAG_RWU Receiver wake up flag
|
|
|
|
* @arg @ref UART_FLAG_SBKF Send Break flag
|
|
|
|
* @arg @ref UART_FLAG_CMF Character match flag
|
|
|
|
* @arg @ref UART_FLAG_BUSY Busy flag
|
|
|
|
* @arg @ref UART_FLAG_ABRF Auto Baud rate detection flag
|
|
|
|
* @arg @ref UART_FLAG_ABRE Auto Baud rate detection error flag
|
|
|
|
* @arg @ref UART_FLAG_EOBF End of block flag
|
|
|
|
* @arg @ref UART_FLAG_RTOF Receiver timeout flag
|
|
|
|
* @arg @ref UART_FLAG_CTS CTS Change flag (not available for UART4 and UART5)
|
|
|
|
* @arg @ref UART_FLAG_LBDF LIN Break detection flag
|
|
|
|
* @arg @ref UART_FLAG_TXE Transmit data register empty flag
|
|
|
|
* @arg @ref UART_FLAG_TC Transmission Complete flag
|
|
|
|
* @arg @ref UART_FLAG_RXNE Receive data register not empty flag
|
|
|
|
* @arg @ref UART_FLAG_IDLE Idle Line detection flag
|
|
|
|
* @arg @ref UART_FLAG_ORE Overrun Error flag
|
|
|
|
* @arg @ref UART_FLAG_NE Noise Error flag
|
|
|
|
* @arg @ref UART_FLAG_FE Framing Error flag
|
|
|
|
* @arg @ref UART_FLAG_PE Parity Error flag
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval The new state of __FLAG__ (TRUE or FALSE).
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->ISR & (__FLAG__)) == (__FLAG__))
|
|
|
|
|
|
|
|
/** @brief Enable the specified UART interrupt.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __INTERRUPT__ specifies the UART interrupt source to enable.
|
2017-01-05 14:45:54 +00:00
|
|
|
* This parameter can be one of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_IT_WUF Wakeup from stop mode interrupt
|
|
|
|
* @arg @ref UART_IT_CM Character match interrupt
|
|
|
|
* @arg @ref UART_IT_CTS CTS change interrupt
|
|
|
|
* @arg @ref UART_IT_LBD LIN Break detection interrupt
|
|
|
|
* @arg @ref UART_IT_TXE Transmit Data Register empty interrupt
|
|
|
|
* @arg @ref UART_IT_TC Transmission complete interrupt
|
|
|
|
* @arg @ref UART_IT_RXNE Receive Data register not empty interrupt
|
|
|
|
* @arg @ref UART_IT_IDLE Idle line detection interrupt
|
|
|
|
* @arg @ref UART_IT_PE Parity Error interrupt
|
|
|
|
* @arg @ref UART_IT_ERR Error interrupt (Frame error, noise error, overrun error)
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define __HAL_UART_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((((uint8_t)(__INTERRUPT__)) >> 5U) == 1U)? ((__HANDLE__)->Instance->CR1 |= (1U << ((__INTERRUPT__) & UART_IT_MASK))): \
|
|
|
|
((((uint8_t)(__INTERRUPT__)) >> 5U) == 2U)? ((__HANDLE__)->Instance->CR2 |= (1U << ((__INTERRUPT__) & UART_IT_MASK))): \
|
2017-01-05 14:45:54 +00:00
|
|
|
((__HANDLE__)->Instance->CR3 |= (1U << ((__INTERRUPT__) & UART_IT_MASK))))
|
|
|
|
|
|
|
|
|
|
|
|
/** @brief Disable the specified UART interrupt.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __INTERRUPT__ specifies the UART interrupt source to disable.
|
2017-01-05 14:45:54 +00:00
|
|
|
* This parameter can be one of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_IT_WUF Wakeup from stop mode interrupt
|
|
|
|
* @arg @ref UART_IT_CM Character match interrupt
|
|
|
|
* @arg @ref UART_IT_CTS CTS change interrupt
|
|
|
|
* @arg @ref UART_IT_LBD LIN Break detection interrupt
|
|
|
|
* @arg @ref UART_IT_TXE Transmit Data Register empty interrupt
|
|
|
|
* @arg @ref UART_IT_TC Transmission complete interrupt
|
|
|
|
* @arg @ref UART_IT_RXNE Receive Data register not empty interrupt
|
|
|
|
* @arg @ref UART_IT_IDLE Idle line detection interrupt
|
|
|
|
* @arg @ref UART_IT_PE Parity Error interrupt
|
|
|
|
* @arg @ref UART_IT_ERR Error interrupt (Frame error, noise error, overrun error)
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define __HAL_UART_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((((uint8_t)(__INTERRUPT__)) >> 5U) == 1U)? ((__HANDLE__)->Instance->CR1 &= ~ (1U << ((__INTERRUPT__) & UART_IT_MASK))): \
|
|
|
|
((((uint8_t)(__INTERRUPT__)) >> 5U) == 2U)? ((__HANDLE__)->Instance->CR2 &= ~ (1U << ((__INTERRUPT__) & UART_IT_MASK))): \
|
2017-01-05 14:45:54 +00:00
|
|
|
((__HANDLE__)->Instance->CR3 &= ~ (1U << ((__INTERRUPT__) & UART_IT_MASK))))
|
|
|
|
|
|
|
|
/** @brief Check whether the specified UART interrupt has occurred or not.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __IT__ specifies the UART interrupt to check.
|
2017-01-05 14:45:54 +00:00
|
|
|
* This parameter can be one of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_IT_WUF Wakeup from stop mode interrupt
|
|
|
|
* @arg @ref UART_IT_CM Character match interrupt
|
|
|
|
* @arg @ref UART_IT_CTS CTS change interrupt (not available for UART4 and UART5)
|
|
|
|
* @arg @ref UART_IT_LBD LIN Break detection interrupt
|
|
|
|
* @arg @ref UART_IT_TXE Transmit Data Register empty interrupt
|
|
|
|
* @arg @ref UART_IT_TC Transmission complete interrupt
|
|
|
|
* @arg @ref UART_IT_RXNE Receive Data register not empty interrupt
|
|
|
|
* @arg @ref UART_IT_IDLE Idle line detection interrupt
|
|
|
|
* @arg @ref UART_IT_ORE Overrun Error interrupt
|
|
|
|
* @arg @ref UART_IT_NE Noise Error interrupt
|
|
|
|
* @arg @ref UART_IT_FE Framing Error interrupt
|
|
|
|
* @arg @ref UART_IT_PE Parity Error interrupt
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval The new state of __IT__ (TRUE or FALSE).
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define __HAL_UART_GET_IT(__HANDLE__, __IT__) ((__HANDLE__)->Instance->ISR & (1U << ((__IT__)>> 0x08U)))
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Check whether the specified UART interrupt source is enabled or not.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __IT__ specifies the UART interrupt source to check.
|
2017-01-05 14:45:54 +00:00
|
|
|
* This parameter can be one of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_IT_WUF Wakeup from stop mode interrupt
|
|
|
|
* @arg @ref UART_IT_CM Character match interrupt
|
|
|
|
* @arg @ref UART_IT_CTS CTS change interrupt (not available for UART4 and UART5)
|
|
|
|
* @arg @ref UART_IT_LBD LIN Break detection interrupt
|
|
|
|
* @arg @ref UART_IT_TXE Transmit Data Register empty interrupt
|
|
|
|
* @arg @ref UART_IT_TC Transmission complete interrupt
|
|
|
|
* @arg @ref UART_IT_RXNE Receive Data register not empty interrupt
|
|
|
|
* @arg @ref UART_IT_IDLE Idle line detection interrupt
|
|
|
|
* @arg @ref UART_IT_ERR Error interrupt (Frame error, noise error, overrun error)
|
|
|
|
* @arg @ref UART_IT_PE Parity Error interrupt
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval The new state of __IT__ (TRUE or FALSE).
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define __HAL_UART_GET_IT_SOURCE(__HANDLE__, __IT__) ((((((uint8_t)(__IT__)) >> 5U) == 1U)? (__HANDLE__)->Instance->CR1:(((((uint8_t)(__IT__)) >> 5U) == 2U)? \
|
|
|
|
(__HANDLE__)->Instance->CR2 : (__HANDLE__)->Instance->CR3)) & (1U << (((uint16_t)(__IT__)) & UART_IT_MASK)))
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Clear the specified UART ISR flag, in setting the proper ICR register flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __IT_CLEAR__ specifies the interrupt clear register flag that needs to be set
|
2017-01-05 14:45:54 +00:00
|
|
|
* to clear the corresponding interrupt
|
|
|
|
* This parameter can be one of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_CLEAR_PEF Parity Error Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_FEF Framing Error Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_NEF Noise detected Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_OREF Overrun Error Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_IDLEF IDLE line detected Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_TCF Transmission Complete Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_LBDF LIN Break Detection Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_CTSF CTS Interrupt Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_RTOF Receiver Time Out Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_EOBF End Of Block Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_CMF Character Match Clear Flag
|
|
|
|
* @arg @ref UART_CLEAR_WUF Wake Up from stop mode Clear Flag
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_CLEAR_IT(__HANDLE__, __IT_CLEAR__) ((__HANDLE__)->Instance->ICR = (uint32_t)(__IT_CLEAR__))
|
|
|
|
|
|
|
|
/** @brief Set a specific UART request flag.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
|
|
|
* @param __REQ__ specifies the request flag to set
|
2017-01-05 14:45:54 +00:00
|
|
|
* This parameter can be one of the following values:
|
2018-03-02 03:34:09 +00:00
|
|
|
* @arg @ref UART_AUTOBAUD_REQUEST Auto-Baud Rate Request
|
|
|
|
* @arg @ref UART_SENDBREAK_REQUEST Send Break Request
|
|
|
|
* @arg @ref UART_MUTE_MODE_REQUEST Mute Mode Request
|
|
|
|
* @arg @ref UART_RXDATA_FLUSH_REQUEST Receive Data flush Request
|
|
|
|
* @arg @ref UART_TXDATA_FLUSH_REQUEST Transmit data flush Request
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define __HAL_UART_SEND_REQ(__HANDLE__, __REQ__) ((__HANDLE__)->Instance->RQR |= (uint32_t)(__REQ__))
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Enable the UART one bit sample method.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_ONE_BIT_SAMPLE_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR3|= USART_CR3_ONEBIT)
|
|
|
|
|
|
|
|
/** @brief Disable the UART one bit sample method.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_ONE_BIT_SAMPLE_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR3 &= (uint32_t)~((uint32_t)USART_CR3_ONEBIT))
|
|
|
|
|
|
|
|
/** @brief Enable UART.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1 |= USART_CR1_UE)
|
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
/** @brief Disable UART.
|
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1 &= ~USART_CR1_UE)
|
|
|
|
|
|
|
|
/** @brief Enable CTS flow control.
|
|
|
|
* @note This macro allows to enable CTS hardware flow control for a given UART instance,
|
|
|
|
* without need to call HAL_UART_Init() function.
|
|
|
|
* As involving direct access to UART registers, usage of this macro should be fully endorsed by user.
|
|
|
|
* @note As macro is expected to be used for modifying CTS Hw flow control feature activation, without need
|
|
|
|
* for USART instance Deinit/Init, following conditions for macro call should be fulfilled :
|
|
|
|
* - UART instance should have already been initialised (through call of HAL_UART_Init() )
|
|
|
|
* - macro could only be called when corresponding UART instance is disabled (i.e. __HAL_UART_DISABLE(__HANDLE__))
|
|
|
|
* and should be followed by an Enable macro (i.e. __HAL_UART_ENABLE(__HANDLE__)).
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_HWCONTROL_CTS_ENABLE(__HANDLE__) \
|
|
|
|
do{ \
|
|
|
|
SET_BIT((__HANDLE__)->Instance->CR3, USART_CR3_CTSE); \
|
|
|
|
(__HANDLE__)->Init.HwFlowCtl |= USART_CR3_CTSE; \
|
2018-03-02 03:34:09 +00:00
|
|
|
} while(0U)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Disable CTS flow control.
|
|
|
|
* @note This macro allows to disable CTS hardware flow control for a given UART instance,
|
|
|
|
* without need to call HAL_UART_Init() function.
|
|
|
|
* As involving direct access to UART registers, usage of this macro should be fully endorsed by user.
|
|
|
|
* @note As macro is expected to be used for modifying CTS Hw flow control feature activation, without need
|
|
|
|
* for USART instance Deinit/Init, following conditions for macro call should be fulfilled :
|
|
|
|
* - UART instance should have already been initialised (through call of HAL_UART_Init() )
|
|
|
|
* - macro could only be called when corresponding UART instance is disabled (i.e. __HAL_UART_DISABLE(__HANDLE__))
|
|
|
|
* and should be followed by an Enable macro (i.e. __HAL_UART_ENABLE(__HANDLE__)).
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_HWCONTROL_CTS_DISABLE(__HANDLE__) \
|
|
|
|
do{ \
|
|
|
|
CLEAR_BIT((__HANDLE__)->Instance->CR3, USART_CR3_CTSE); \
|
|
|
|
(__HANDLE__)->Init.HwFlowCtl &= ~(USART_CR3_CTSE); \
|
2018-03-02 03:34:09 +00:00
|
|
|
} while(0U)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Enable RTS flow control.
|
|
|
|
* @note This macro allows to enable RTS hardware flow control for a given UART instance,
|
|
|
|
* without need to call HAL_UART_Init() function.
|
|
|
|
* As involving direct access to UART registers, usage of this macro should be fully endorsed by user.
|
|
|
|
* @note As macro is expected to be used for modifying RTS Hw flow control feature activation, without need
|
|
|
|
* for USART instance Deinit/Init, following conditions for macro call should be fulfilled :
|
|
|
|
* - UART instance should have already been initialised (through call of HAL_UART_Init() )
|
|
|
|
* - macro could only be called when corresponding UART instance is disabled (i.e. __HAL_UART_DISABLE(__HANDLE__))
|
|
|
|
* and should be followed by an Enable macro (i.e. __HAL_UART_ENABLE(__HANDLE__)).
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_HWCONTROL_RTS_ENABLE(__HANDLE__) \
|
|
|
|
do{ \
|
|
|
|
SET_BIT((__HANDLE__)->Instance->CR3, USART_CR3_RTSE); \
|
|
|
|
(__HANDLE__)->Init.HwFlowCtl |= USART_CR3_RTSE; \
|
2018-03-02 03:34:09 +00:00
|
|
|
} while(0U)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Disable RTS flow control.
|
|
|
|
* @note This macro allows to disable RTS hardware flow control for a given UART instance,
|
|
|
|
* without need to call HAL_UART_Init() function.
|
|
|
|
* As involving direct access to UART registers, usage of this macro should be fully endorsed by user.
|
|
|
|
* @note As macro is expected to be used for modifying RTS Hw flow control feature activation, without need
|
|
|
|
* for USART instance Deinit/Init, following conditions for macro call should be fulfilled :
|
|
|
|
* - UART instance should have already been initialised (through call of HAL_UART_Init() )
|
|
|
|
* - macro could only be called when corresponding UART instance is disabled (i.e. __HAL_UART_DISABLE(__HANDLE__))
|
|
|
|
* and should be followed by an Enable macro (i.e. __HAL_UART_ENABLE(__HANDLE__)).
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HANDLE__ specifies the UART Handle.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval None
|
|
|
|
*/
|
|
|
|
#define __HAL_UART_HWCONTROL_RTS_DISABLE(__HANDLE__) \
|
|
|
|
do{ \
|
|
|
|
CLEAR_BIT((__HANDLE__)->Instance->CR3, USART_CR3_RTSE);\
|
|
|
|
(__HANDLE__)->Init.HwFlowCtl &= ~(USART_CR3_RTSE); \
|
2018-03-02 03:34:09 +00:00
|
|
|
} while(0U)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Private macros --------------------------------------------------------*/
|
|
|
|
/** @defgroup UART_Private_Macros UART Private Macros
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
/** @brief BRR division operation to set BRR register in 8-bit oversampling mode.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __PCLK__ UART clock.
|
|
|
|
* @param __BAUD__ Baud rate set by the user.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval Division result
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_DIV_SAMPLING8(__PCLK__, __BAUD__) ((((__PCLK__)*2U) + ((__BAUD__)/2U)) / (__BAUD__))
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief BRR division operation to set BRR register in 16-bit oversampling mode.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __PCLK__ UART clock.
|
|
|
|
* @param __BAUD__ Baud rate set by the user.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval Division result
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define UART_DIV_SAMPLING16(__PCLK__, __BAUD__) (((__PCLK__) + ((__BAUD__)/2U)) / (__BAUD__))
|
2017-01-05 14:45:54 +00:00
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
/** @brief Check UART Baud rate.
|
|
|
|
* @param __BAUDRATE__ Baudrate specified by the user.
|
2017-01-05 14:45:54 +00:00
|
|
|
* The maximum Baud Rate is derived from the maximum clock on F3 (i.e. 72 MHz)
|
2018-03-02 03:34:09 +00:00
|
|
|
* divided by the smallest oversampling used on the USART (i.e. 8)
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__BAUDRATE__ is valid) or RESET (__BAUDRATE__ is invalid)
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define IS_UART_BAUDRATE(__BAUDRATE__) ((__BAUDRATE__) < 9000001U)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Check UART assertion time.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __TIME__ 5-bit value assertion time.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval Test result (TRUE or FALSE).
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define IS_UART_ASSERTIONTIME(__TIME__) ((__TIME__) <= 0x1FU)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/** @brief Check UART deassertion time.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __TIME__ 5-bit value deassertion time.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval Test result (TRUE or FALSE).
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define IS_UART_DEASSERTIONTIME(__TIME__) ((__TIME__) <= 0x1FU)
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame number of stop bits is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __STOPBITS__ UART frame number of stop bits.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__STOPBITS__ is valid) or RESET (__STOPBITS__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_STOPBITS(__STOPBITS__) (((__STOPBITS__) == UART_STOPBITS_0_5) || \
|
|
|
|
((__STOPBITS__) == UART_STOPBITS_1) || \
|
|
|
|
((__STOPBITS__) == UART_STOPBITS_1_5) || \
|
|
|
|
((__STOPBITS__) == UART_STOPBITS_2))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame parity is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __PARITY__ UART frame parity.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__PARITY__ is valid) or RESET (__PARITY__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_PARITY(__PARITY__) (((__PARITY__) == UART_PARITY_NONE) || \
|
|
|
|
((__PARITY__) == UART_PARITY_EVEN) || \
|
|
|
|
((__PARITY__) == UART_PARITY_ODD))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART hardware flow control is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __CONTROL__ UART hardware flow control.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__CONTROL__ is valid) or RESET (__CONTROL__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_HARDWARE_FLOW_CONTROL(__CONTROL__)\
|
|
|
|
(((__CONTROL__) == UART_HWCONTROL_NONE) || \
|
|
|
|
((__CONTROL__) == UART_HWCONTROL_RTS) || \
|
|
|
|
((__CONTROL__) == UART_HWCONTROL_CTS) || \
|
|
|
|
((__CONTROL__) == UART_HWCONTROL_RTS_CTS))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART communication mode is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __MODE__ UART communication mode.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__MODE__ is valid) or RESET (__MODE__ is invalid)
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define IS_UART_MODE(__MODE__) ((((__MODE__) & (~((uint32_t)(UART_MODE_TX_RX)))) == 0x00U) && ((__MODE__) != 0x00U))
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __STATE__ UART state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__STATE__ is valid) or RESET (__STATE__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_STATE(__STATE__) (((__STATE__) == UART_STATE_DISABLE) || \
|
|
|
|
((__STATE__) == UART_STATE_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART oversampling is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __SAMPLING__ UART oversampling.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__SAMPLING__ is valid) or RESET (__SAMPLING__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_OVERSAMPLING(__SAMPLING__) (((__SAMPLING__) == UART_OVERSAMPLING_16) || \
|
|
|
|
((__SAMPLING__) == UART_OVERSAMPLING_8))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame sampling is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __ONEBIT__ UART frame sampling.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__ONEBIT__ is valid) or RESET (__ONEBIT__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ONE_BIT_SAMPLE(__ONEBIT__) (((__ONEBIT__) == UART_ONE_BIT_SAMPLE_DISABLE) || \
|
|
|
|
((__ONEBIT__) == UART_ONE_BIT_SAMPLE_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that Address Length detection parameter is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __ADDRESS__ UART Adress length value.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__ADDRESS__ is valid) or RESET (__ADDRESS__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADDRESSLENGTH_DETECT(__ADDRESS__) (((__ADDRESS__) == UART_ADDRESS_DETECT_4B) || \
|
|
|
|
((__ADDRESS__) == UART_ADDRESS_DETECT_7B))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART auto Baud rate detection mode is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __MODE__ UART auto Baud rate detection mode.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__MODE__ is valid) or RESET (__MODE__ is invalid)
|
|
|
|
*/
|
2018-03-02 03:34:09 +00:00
|
|
|
#define IS_UART_ADVFEATURE_AUTOBAUDRATEMODE(__MODE__) (((__MODE__) == UART_ADVFEATURE_AUTOBAUDRATE_ONSTARTBIT) || \
|
2017-01-05 14:45:54 +00:00
|
|
|
((__MODE__) == UART_ADVFEATURE_AUTOBAUDRATE_ONFALLINGEDGE) || \
|
2018-03-02 03:34:09 +00:00
|
|
|
((__MODE__) == UART_ADVFEATURE_AUTOBAUDRATE_ON0X7FFRAME) || \
|
2017-01-05 14:45:54 +00:00
|
|
|
((__MODE__) == UART_ADVFEATURE_AUTOBAUDRATE_ON0X55FRAME))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART receiver timeout setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __TIMEOUT__ UART receiver timeout setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__TIMEOUT__ is valid) or RESET (__TIMEOUT__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_RECEIVER_TIMEOUT(__TIMEOUT__) (((__TIMEOUT__) == UART_RECEIVER_TIMEOUT_DISABLE) || \
|
|
|
|
((__TIMEOUT__) == UART_RECEIVER_TIMEOUT_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART LIN state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __LIN__ UART LIN state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__LIN__ is valid) or RESET (__LIN__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_LIN(__LIN__) (((__LIN__) == UART_LIN_DISABLE) || \
|
|
|
|
((__LIN__) == UART_LIN_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART LIN break detection length is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __LENGTH__ UART LIN break detection length.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__LENGTH__ is valid) or RESET (__LENGTH__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_LIN_BREAK_DETECT_LENGTH(__LENGTH__) (((__LENGTH__) == UART_LINBREAKDETECTLENGTH_10B) || \
|
|
|
|
((__LENGTH__) == UART_LINBREAKDETECTLENGTH_11B))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART DMA TX state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __DMATX__ UART DMA TX state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__DMATX__ is valid) or RESET (__DMATX__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_DMA_TX(__DMATX__) (((__DMATX__) == UART_DMA_TX_DISABLE) || \
|
|
|
|
((__DMATX__) == UART_DMA_TX_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART DMA RX state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __DMARX__ UART DMA RX state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__DMARX__ is valid) or RESET (__DMARX__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_DMA_RX(__DMARX__) (((__DMARX__) == UART_DMA_RX_DISABLE) || \
|
|
|
|
((__DMARX__) == UART_DMA_RX_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART half-duplex state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __HDSEL__ UART half-duplex state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__HDSEL__ is valid) or RESET (__HDSEL__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_HALF_DUPLEX(__HDSEL__) (((__HDSEL__) == UART_HALF_DUPLEX_DISABLE) || \
|
|
|
|
((__HDSEL__) == UART_HALF_DUPLEX_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART wake-up method is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __WAKEUP__ UART wake-up method .
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__WAKEUP__ is valid) or RESET (__WAKEUP__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_WAKEUPMETHOD(__WAKEUP__) (((__WAKEUP__) == UART_WAKEUPMETHOD_IDLELINE) || \
|
|
|
|
((__WAKEUP__) == UART_WAKEUPMETHOD_ADDRESSMARK))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART advanced features initialization is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __INIT__ UART advanced features initialization.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__INIT__ is valid) or RESET (__INIT__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_INIT(__INIT__) ((__INIT__) <= (UART_ADVFEATURE_NO_INIT | \
|
|
|
|
UART_ADVFEATURE_TXINVERT_INIT | \
|
|
|
|
UART_ADVFEATURE_RXINVERT_INIT | \
|
|
|
|
UART_ADVFEATURE_DATAINVERT_INIT | \
|
|
|
|
UART_ADVFEATURE_SWAP_INIT | \
|
|
|
|
UART_ADVFEATURE_RXOVERRUNDISABLE_INIT | \
|
|
|
|
UART_ADVFEATURE_DMADISABLEONERROR_INIT | \
|
|
|
|
UART_ADVFEATURE_AUTOBAUDRATE_INIT | \
|
|
|
|
UART_ADVFEATURE_MSBFIRST_INIT))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame TX inversion setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __TXINV__ UART frame TX inversion setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__TXINV__ is valid) or RESET (__TXINV__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_TXINV(__TXINV__) (((__TXINV__) == UART_ADVFEATURE_TXINV_DISABLE) || \
|
|
|
|
((__TXINV__) == UART_ADVFEATURE_TXINV_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame RX inversion setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __RXINV__ UART frame RX inversion setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__RXINV__ is valid) or RESET (__RXINV__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_RXINV(__RXINV__) (((__RXINV__) == UART_ADVFEATURE_RXINV_DISABLE) || \
|
|
|
|
((__RXINV__) == UART_ADVFEATURE_RXINV_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame data inversion setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __DATAINV__ UART frame data inversion setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__DATAINV__ is valid) or RESET (__DATAINV__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_DATAINV(__DATAINV__) (((__DATAINV__) == UART_ADVFEATURE_DATAINV_DISABLE) || \
|
|
|
|
((__DATAINV__) == UART_ADVFEATURE_DATAINV_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame RX/TX pins swap setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __SWAP__ UART frame RX/TX pins swap setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__SWAP__ is valid) or RESET (__SWAP__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_SWAP(__SWAP__) (((__SWAP__) == UART_ADVFEATURE_SWAP_DISABLE) || \
|
|
|
|
((__SWAP__) == UART_ADVFEATURE_SWAP_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame overrun setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __OVERRUN__ UART frame overrun setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__OVERRUN__ is valid) or RESET (__OVERRUN__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_OVERRUN(__OVERRUN__) (((__OVERRUN__) == UART_ADVFEATURE_OVERRUN_ENABLE) || \
|
|
|
|
((__OVERRUN__) == UART_ADVFEATURE_OVERRUN_DISABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART auto Baud rate state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __AUTOBAUDRATE__ UART auto Baud rate state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__AUTOBAUDRATE__ is valid) or RESET (__AUTOBAUDRATE__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_AUTOBAUDRATE(__AUTOBAUDRATE__) (((__AUTOBAUDRATE__) == UART_ADVFEATURE_AUTOBAUDRATE_DISABLE) || \
|
|
|
|
((__AUTOBAUDRATE__) == UART_ADVFEATURE_AUTOBAUDRATE_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART DMA enabling or disabling on error setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __DMA__ UART DMA enabling or disabling on error setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__DMA__ is valid) or RESET (__DMA__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_DMAONRXERROR(__DMA__) (((__DMA__) == UART_ADVFEATURE_DMA_ENABLEONRXERROR) || \
|
|
|
|
((__DMA__) == UART_ADVFEATURE_DMA_DISABLEONRXERROR))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART frame MSB first setting is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __MSBFIRST__ UART frame MSB first setting.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__MSBFIRST__ is valid) or RESET (__MSBFIRST__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_MSBFIRST(__MSBFIRST__) (((__MSBFIRST__) == UART_ADVFEATURE_MSBFIRST_DISABLE) || \
|
|
|
|
((__MSBFIRST__) == UART_ADVFEATURE_MSBFIRST_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART stop mode state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __STOPMODE__ UART stop mode state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__STOPMODE__ is valid) or RESET (__STOPMODE__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_ADVFEATURE_STOPMODE(__STOPMODE__) (((__STOPMODE__) == UART_ADVFEATURE_STOPMODE_DISABLE) || \
|
|
|
|
((__STOPMODE__) == UART_ADVFEATURE_STOPMODE_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART mute mode state is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __MUTE__ UART mute mode state.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__MUTE__ is valid) or RESET (__MUTE__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_MUTE_MODE(__MUTE__) (((__MUTE__) == UART_ADVFEATURE_MUTEMODE_DISABLE) || \
|
|
|
|
((__MUTE__) == UART_ADVFEATURE_MUTEMODE_ENABLE))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART wake-up selection is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __WAKE__ UART wake-up selection.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__WAKE__ is valid) or RESET (__WAKE__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_WAKEUP_SELECTION(__WAKE__) (((__WAKE__) == UART_WAKEUP_ON_ADDRESS) || \
|
|
|
|
((__WAKE__) == UART_WAKEUP_ON_STARTBIT) || \
|
|
|
|
((__WAKE__) == UART_WAKEUP_ON_READDATA_NONEMPTY))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART driver enable polarity is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __POLARITY__ UART driver enable polarity.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__POLARITY__ is valid) or RESET (__POLARITY__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_DE_POLARITY(__POLARITY__) (((__POLARITY__) == UART_DE_POLARITY_HIGH) || \
|
|
|
|
((__POLARITY__) == UART_DE_POLARITY_LOW))
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Ensure that UART request parameter is valid.
|
2018-03-02 03:34:09 +00:00
|
|
|
* @param __PARAM__ UART request parameter.
|
2017-01-05 14:45:54 +00:00
|
|
|
* @retval SET (__PARAM__ is valid) or RESET (__PARAM__ is invalid)
|
|
|
|
*/
|
|
|
|
#define IS_UART_REQUEST_PARAMETER(__PARAM__) (((__PARAM__) == UART_AUTOBAUD_REQUEST) || \
|
|
|
|
((__PARAM__) == UART_SENDBREAK_REQUEST) || \
|
|
|
|
((__PARAM__) == UART_MUTE_MODE_REQUEST) || \
|
|
|
|
((__PARAM__) == UART_RXDATA_FLUSH_REQUEST) || \
|
|
|
|
((__PARAM__) == UART_TXDATA_FLUSH_REQUEST))
|
2018-03-02 03:34:09 +00:00
|
|
|
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
2018-03-02 03:34:09 +00:00
|
|
|
/* Include UART HAL Extended module */
|
2017-01-05 14:45:54 +00:00
|
|
|
#include "stm32f3xx_hal_uart_ex.h"
|
|
|
|
|
|
|
|
/* Exported functions --------------------------------------------------------*/
|
|
|
|
/** @addtogroup UART_Exported_Functions UART Exported Functions
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @addtogroup UART_Exported_Functions_Group1 Initialization and de-initialization functions
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Initialization and de-initialization functions ****************************/
|
|
|
|
HAL_StatusTypeDef HAL_UART_Init(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_HalfDuplex_Init(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_LIN_Init(UART_HandleTypeDef *huart, uint32_t BreakDetectLength);
|
|
|
|
HAL_StatusTypeDef HAL_MultiProcessor_Init(UART_HandleTypeDef *huart, uint8_t Address, uint32_t WakeUpMethod);
|
|
|
|
HAL_StatusTypeDef HAL_UART_DeInit (UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_MspInit(UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_MspDeInit(UART_HandleTypeDef *huart);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @addtogroup UART_Exported_Functions_Group2 IO operation functions
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* IO operation functions *****************************************************/
|
|
|
|
HAL_StatusTypeDef HAL_UART_Transmit(UART_HandleTypeDef *huart, uint8_t *pData, uint16_t Size, uint32_t Timeout);
|
|
|
|
HAL_StatusTypeDef HAL_UART_Receive(UART_HandleTypeDef *huart, uint8_t *pData, uint16_t Size, uint32_t Timeout);
|
|
|
|
HAL_StatusTypeDef HAL_UART_Transmit_IT(UART_HandleTypeDef *huart, uint8_t *pData, uint16_t Size);
|
|
|
|
HAL_StatusTypeDef HAL_UART_Receive_IT(UART_HandleTypeDef *huart, uint8_t *pData, uint16_t Size);
|
|
|
|
HAL_StatusTypeDef HAL_UART_Transmit_DMA(UART_HandleTypeDef *huart, uint8_t *pData, uint16_t Size);
|
|
|
|
HAL_StatusTypeDef HAL_UART_Receive_DMA(UART_HandleTypeDef *huart, uint8_t *pData, uint16_t Size);
|
|
|
|
HAL_StatusTypeDef HAL_UART_DMAPause(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_UART_DMAResume(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_UART_DMAStop(UART_HandleTypeDef *huart);
|
2018-03-02 03:34:09 +00:00
|
|
|
/* Transfer Abort functions */
|
|
|
|
HAL_StatusTypeDef HAL_UART_Abort(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_UART_AbortTransmit(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_UART_AbortReceive(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_UART_Abort_IT(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_UART_AbortTransmit_IT(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_UART_AbortReceive_IT(UART_HandleTypeDef *huart);
|
|
|
|
|
2017-01-05 14:45:54 +00:00
|
|
|
void HAL_UART_IRQHandler(UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_TxHalfCpltCallback(UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart);
|
2018-03-02 03:34:09 +00:00
|
|
|
void HAL_UART_AbortCpltCallback (UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_AbortTransmitCpltCallback (UART_HandleTypeDef *huart);
|
|
|
|
void HAL_UART_AbortReceiveCpltCallback (UART_HandleTypeDef *huart);
|
2017-01-05 14:45:54 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @addtogroup UART_Exported_Functions_Group3 Peripheral Control functions
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Peripheral Control functions ************************************************/
|
|
|
|
HAL_StatusTypeDef HAL_MultiProcessor_EnableMuteMode(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_MultiProcessor_DisableMuteMode(UART_HandleTypeDef *huart);
|
|
|
|
void HAL_MultiProcessor_EnterMuteMode(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_HalfDuplex_EnableTransmitter(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_HalfDuplex_EnableReceiver(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef HAL_LIN_SendBreak(UART_HandleTypeDef *huart);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/** @addtogroup UART_Exported_Functions_Group4 Peripheral State and Error functions
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Peripheral State and Errors functions **************************************************/
|
|
|
|
HAL_UART_StateTypeDef HAL_UART_GetState(UART_HandleTypeDef *huart);
|
|
|
|
uint32_t HAL_UART_GetError(UART_HandleTypeDef *huart);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Private functions -----------------------------------------------------------*/
|
|
|
|
/** @addtogroup UART_Private_Functions UART Private Functions
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
HAL_StatusTypeDef UART_SetConfig(UART_HandleTypeDef *huart);
|
|
|
|
void UART_AdvFeatureConfig(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef UART_CheckIdleState(UART_HandleTypeDef *huart);
|
2018-03-02 03:34:09 +00:00
|
|
|
HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout);
|
2017-01-05 14:45:54 +00:00
|
|
|
HAL_StatusTypeDef UART_Transmit_IT(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef UART_EndTransmit_IT(UART_HandleTypeDef *huart);
|
|
|
|
HAL_StatusTypeDef UART_Receive_IT(UART_HandleTypeDef *huart);
|
|
|
|
void UART_Wakeup_AddressConfig(UART_HandleTypeDef *huart, UART_WakeUpTypeDef WakeUpSelection);
|
2018-03-02 03:34:09 +00:00
|
|
|
|
2017-01-05 14:45:54 +00:00
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @}
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* __STM32F3xx_HAL_UART_H */
|
|
|
|
|
|
|
|
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/
|
|
|
|
|