stmbl/lib/STM32F3xx_HAL_Driver/Src/stm32f3xx_hal_can.c

1701 lines
54 KiB
C
Raw Permalink Normal View History

2017-01-18 13:38:39 +00:00
/**
******************************************************************************
* @file stm32f3xx_hal_can.c
* @author MCD Application Team
* @brief CAN HAL module driver.
* This file provides firmware functions to manage the following
* functionalities of the Controller Area Network (CAN) peripheral:
* + Initialization and de-initialization functions
* + IO operation functions
* + Peripheral Control functions
* + Peripheral State and Error functions
*
@verbatim
==============================================================================
##### How to use this driver #####
==============================================================================
[..]
(#) Enable the CAN controller interface clock using __HAL_RCC_CAN1_CLK_ENABLE();
(#) CAN pins configuration
(++) Enable the clock for the CAN GPIOs using the following function:
__HAL_RCC_GPIOx_CLK_ENABLE();
(++) Connect and configure the involved CAN pins to AF9 using the
following function HAL_GPIO_Init();
(#) Initialise and configure the CAN using HAL_CAN_Init() function.
(#) Transmit the desired CAN frame using HAL_CAN_Transmit() function.
2018-03-02 03:34:09 +00:00
(#) Or transmit the desired CAN frame using HAL_CAN_Transmit_IT() function.
2017-01-18 13:38:39 +00:00
(#) Receive a CAN frame using HAL_CAN_Receive() function.
2018-03-02 03:34:09 +00:00
(#) Or receive a CAN frame using HAL_CAN_Receive_IT() function.
2017-01-18 13:38:39 +00:00
*** Polling mode IO operation ***
=================================
[..]
(+) Start the CAN peripheral transmission and wait the end of this operation
using HAL_CAN_Transmit(), at this stage user can specify the value of timeout
according to his end application
(+) Start the CAN peripheral reception and wait the end of this operation
using HAL_CAN_Receive(), at this stage user can specify the value of timeout
according to his end application
*** Interrupt mode IO operation ***
===================================
[..]
(+) Start the CAN peripheral transmission using HAL_CAN_Transmit_IT()
(+) Start the CAN peripheral reception using HAL_CAN_Receive_IT()
(+) Use HAL_CAN_IRQHandler() called under the used CAN Interrupt subroutine
(+) At CAN end of transmission HAL_CAN_TxCpltCallback() function is executed and user can
add his own code by customization of function pointer HAL_CAN_TxCpltCallback
(+) In case of CAN Error, HAL_CAN_ErrorCallback() function is executed and user can
add his own code by customization of function pointer HAL_CAN_ErrorCallback
*** CAN HAL driver macros list ***
=============================================
[..]
Below the list of most used macros in CAN HAL driver.
(+) __HAL_CAN_ENABLE_IT: Enable the specified CAN interrupts
(+) __HAL_CAN_DISABLE_IT: Disable the specified CAN interrupts
(+) __HAL_CAN_GET_IT_SOURCE: Check if the specified CAN interrupt source is enabled or disabled
(+) __HAL_CAN_CLEAR_FLAG: Clear the CAN's pending flags
(+) __HAL_CAN_GET_FLAG: Get the selected CAN's flag status
[..]
(@) You can refer to the CAN HAL driver header file for more useful macros
@endverbatim
******************************************************************************
* @attention
*
* <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
*
* Redistribution and use in source and binary forms, with or without modification,
* are permitted provided that the following conditions are met:
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
* 3. Neither the name of STMicroelectronics nor the names of its contributors
* may be used to endorse or promote products derived from this software
* without specific prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
* DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
* SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
* CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
* OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
*
******************************************************************************
*/
/* Includes ------------------------------------------------------------------*/
#include "stm32f3xx_hal.h"
/** @addtogroup STM32F3xx_HAL_Driver
* @{
*/
/** @defgroup CAN CAN
* @brief CAN driver modules
* @{
*/
#ifdef HAL_CAN_MODULE_ENABLED
#if defined(STM32F302xE) || defined(STM32F303xE) || defined(STM32F398xx) || \
defined(STM32F302xC) || defined(STM32F303xC) || defined(STM32F358xx) || \
defined(STM32F303x8) || defined(STM32F334x8) || defined(STM32F328xx) || \
defined(STM32F302x8) || \
defined(STM32F373xC) || defined(STM32F378xx)
/* Private typedef -----------------------------------------------------------*/
/* Private define ------------------------------------------------------------*/
/** @defgroup CAN_Private_Constants CAN Private Constants
* @{
*/
2018-03-02 03:34:09 +00:00
#define CAN_TIMEOUT_VALUE 10U
2017-01-18 13:38:39 +00:00
/**
* @}
*/
/* Private macro -------------------------------------------------------------*/
/* Private variables ---------------------------------------------------------*/
/* Private function prototypes -----------------------------------------------*/
/** @defgroup CAN_Private_Functions CAN Private Functions
* @{
*/
static HAL_StatusTypeDef CAN_Receive_IT(CAN_HandleTypeDef* hcan, uint8_t FIFONumber);
static HAL_StatusTypeDef CAN_Transmit_IT(CAN_HandleTypeDef* hcan);
/**
* @}
*/
/* Exported functions ---------------------------------------------------------*/
/** @defgroup CAN_Exported_Functions CAN Exported Functions
* @{
*/
/** @defgroup CAN_Exported_Functions_Group1 Initialization and de-initialization functions
* @brief Initialization and Configuration functions
*
@verbatim
==============================================================================
##### Initialization and de-initialization functions #####
==============================================================================
[..] This section provides functions allowing to:
(+) Initialize and configure the CAN.
(+) De-initialize the CAN.
@endverbatim
* @{
*/
/**
* @brief Initializes the CAN peripheral according to the specified
* parameters in the CAN_InitStruct.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval HAL status
*/
HAL_StatusTypeDef HAL_CAN_Init(CAN_HandleTypeDef* hcan)
{
uint32_t status = CAN_INITSTATUS_FAILED; /* Default init status */
2018-03-02 03:34:09 +00:00
uint32_t tickstart = 0U;
2017-01-18 13:38:39 +00:00
/* Check CAN handle */
if(hcan == NULL)
{
return HAL_ERROR;
}
/* Check the parameters */
assert_param(IS_CAN_ALL_INSTANCE(hcan->Instance));
assert_param(IS_FUNCTIONAL_STATE(hcan->Init.TTCM));
assert_param(IS_FUNCTIONAL_STATE(hcan->Init.ABOM));
assert_param(IS_FUNCTIONAL_STATE(hcan->Init.AWUM));
assert_param(IS_FUNCTIONAL_STATE(hcan->Init.NART));
assert_param(IS_FUNCTIONAL_STATE(hcan->Init.RFLM));
assert_param(IS_FUNCTIONAL_STATE(hcan->Init.TXFP));
assert_param(IS_CAN_MODE(hcan->Init.Mode));
assert_param(IS_CAN_SJW(hcan->Init.SJW));
assert_param(IS_CAN_BS1(hcan->Init.BS1));
assert_param(IS_CAN_BS2(hcan->Init.BS2));
assert_param(IS_CAN_PRESCALER(hcan->Init.Prescaler));
if(hcan->State == HAL_CAN_STATE_RESET)
{
/* Allocate lock resource and initialize it */
hcan->Lock = HAL_UNLOCKED;
/* Init the low level hardware */
HAL_CAN_MspInit(hcan);
}
/* Initialize the CAN state*/
hcan->State = HAL_CAN_STATE_BUSY;
/* Exit from sleep mode */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_SLEEP);
2017-01-18 13:38:39 +00:00
/* Request initialisation */
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MCR, CAN_MCR_INRQ);
2017-01-18 13:38:39 +00:00
/* Get tick */
tickstart = HAL_GetTick();
/* Wait the acknowledge */
2018-03-02 03:34:09 +00:00
while(HAL_IS_BIT_CLR(hcan->Instance->MSR, CAN_MSR_INAK))
2017-01-18 13:38:39 +00:00
{
if((HAL_GetTick()-tickstart) > CAN_TIMEOUT_VALUE)
{
hcan->State= HAL_CAN_STATE_TIMEOUT;
/* Process unlocked */
__HAL_UNLOCK(hcan);
return HAL_TIMEOUT;
}
}
/* Check acknowledge */
2018-03-02 03:34:09 +00:00
if (HAL_IS_BIT_SET(hcan->Instance->MSR, CAN_MSR_INAK))
2017-01-18 13:38:39 +00:00
{
/* Set the time triggered communication mode */
if (hcan->Init.TTCM == ENABLE)
{
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MCR, CAN_MCR_TTCM);
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_TTCM);
2017-01-18 13:38:39 +00:00
}
/* Set the automatic bus-off management */
if (hcan->Init.ABOM == ENABLE)
{
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MCR, CAN_MCR_ABOM);
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_ABOM);
2017-01-18 13:38:39 +00:00
}
/* Set the automatic wake-up mode */
if (hcan->Init.AWUM == ENABLE)
{
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MCR, CAN_MCR_AWUM);
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_AWUM);
2017-01-18 13:38:39 +00:00
}
/* Set the no automatic retransmission */
if (hcan->Init.NART == ENABLE)
{
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MCR, CAN_MCR_NART);
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_NART);
2017-01-18 13:38:39 +00:00
}
/* Set the receive FIFO locked mode */
if (hcan->Init.RFLM == ENABLE)
{
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MCR, CAN_MCR_RFLM);
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_RFLM);
2017-01-18 13:38:39 +00:00
}
/* Set the transmit FIFO priority */
if (hcan->Init.TXFP == ENABLE)
{
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MCR, CAN_MCR_TXFP);
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_TXFP);
2017-01-18 13:38:39 +00:00
}
/* Set the bit timing register */
2018-03-02 03:34:09 +00:00
WRITE_REG(hcan->Instance->BTR, (uint32_t)(hcan->Init.Mode |
hcan->Init.SJW |
hcan->Init.BS1 |
hcan->Init.BS2 |
(hcan->Init.Prescaler - 1U) ));
2017-01-18 13:38:39 +00:00
/* Request leave initialisation */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_INRQ);
2017-01-18 13:38:39 +00:00
/* Get tick */
tickstart = HAL_GetTick();
/* Wait the acknowledge */
2018-03-02 03:34:09 +00:00
while(HAL_IS_BIT_SET(hcan->Instance->MSR, CAN_MSR_INAK))
2017-01-18 13:38:39 +00:00
{
if((HAL_GetTick()-tickstart) > CAN_TIMEOUT_VALUE)
{
hcan->State= HAL_CAN_STATE_TIMEOUT;
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
2018-03-02 03:34:09 +00:00
return HAL_TIMEOUT;
2017-01-18 13:38:39 +00:00
}
}
/* Check acknowledged */
2018-03-02 03:34:09 +00:00
if(HAL_IS_BIT_CLR(hcan->Instance->MSR, CAN_MSR_INAK))
2017-01-18 13:38:39 +00:00
{
status = CAN_INITSTATUS_SUCCESS;
}
}
if(status == CAN_INITSTATUS_SUCCESS)
{
/* Set CAN error code to none */
hcan->ErrorCode = HAL_CAN_ERROR_NONE;
/* Initialize the CAN state */
hcan->State = HAL_CAN_STATE_READY;
/* Return function status */
return HAL_OK;
}
else
{
/* Initialize the CAN state */
hcan->State = HAL_CAN_STATE_ERROR;
/* Return function status */
return HAL_ERROR;
}
}
/**
* @brief Configures the CAN reception filter according to the specified
* parameters in the CAN_FilterInitStruct.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
2018-03-02 03:34:09 +00:00
* @param sFilterConfig pointer to a CAN_FilterConfTypeDef structure that
2017-01-18 13:38:39 +00:00
* contains the filter configuration information.
* @retval None
*/
HAL_StatusTypeDef HAL_CAN_ConfigFilter(CAN_HandleTypeDef* hcan, CAN_FilterConfTypeDef* sFilterConfig)
{
2018-03-02 03:34:09 +00:00
uint32_t filternbrbitpos = 0U;
2017-01-18 13:38:39 +00:00
/* Check the parameters */
assert_param(IS_CAN_FILTER_NUMBER(sFilterConfig->FilterNumber));
assert_param(IS_CAN_FILTER_MODE(sFilterConfig->FilterMode));
assert_param(IS_CAN_FILTER_SCALE(sFilterConfig->FilterScale));
assert_param(IS_CAN_FILTER_FIFO(sFilterConfig->FilterFIFOAssignment));
assert_param(IS_FUNCTIONAL_STATE(sFilterConfig->FilterActivation));
2018-03-02 03:34:09 +00:00
filternbrbitpos = (1U) << sFilterConfig->FilterNumber;
2017-01-18 13:38:39 +00:00
/* Initialisation mode for the filter */
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->FMR, CAN_FMR_FINIT);
2017-01-18 13:38:39 +00:00
/* Filter Deactivation */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->FA1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
/* Filter Scale */
if (sFilterConfig->FilterScale == CAN_FILTERSCALE_16BIT)
{
/* 16-bit scale for the filter */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->FS1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
/* First 16-bit identifier and First 16-bit mask */
/* Or First 16-bit identifier and Second 16-bit identifier */
hcan->Instance->sFilterRegister[sFilterConfig->FilterNumber].FR1 =
2018-03-02 03:34:09 +00:00
((0x0000FFFFU & (uint32_t)sFilterConfig->FilterMaskIdLow) << 16U) |
(0x0000FFFFU & (uint32_t)sFilterConfig->FilterIdLow);
2017-01-18 13:38:39 +00:00
/* Second 16-bit identifier and Second 16-bit mask */
/* Or Third 16-bit identifier and Fourth 16-bit identifier */
hcan->Instance->sFilterRegister[sFilterConfig->FilterNumber].FR2 =
2018-03-02 03:34:09 +00:00
((0x0000FFFFU & (uint32_t)sFilterConfig->FilterMaskIdHigh) << 16U) |
(0x0000FFFFU & (uint32_t)sFilterConfig->FilterIdHigh);
2017-01-18 13:38:39 +00:00
}
if (sFilterConfig->FilterScale == CAN_FILTERSCALE_32BIT)
{
/* 32-bit scale for the filter */
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->FS1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
/* 32-bit identifier or First 32-bit identifier */
hcan->Instance->sFilterRegister[sFilterConfig->FilterNumber].FR1 =
2018-03-02 03:34:09 +00:00
((0x0000FFFFU & (uint32_t)sFilterConfig->FilterIdHigh) << 16U) |
(0x0000FFFFU & (uint32_t)sFilterConfig->FilterIdLow);
2017-01-18 13:38:39 +00:00
/* 32-bit mask or Second 32-bit identifier */
hcan->Instance->sFilterRegister[sFilterConfig->FilterNumber].FR2 =
2018-03-02 03:34:09 +00:00
((0x0000FFFFU & (uint32_t)sFilterConfig->FilterMaskIdHigh) << 16U) |
(0x0000FFFFU & (uint32_t)sFilterConfig->FilterMaskIdLow);
2017-01-18 13:38:39 +00:00
}
/* Filter Mode */
if (sFilterConfig->FilterMode == CAN_FILTERMODE_IDMASK)
{
/*Id/Mask mode for the filter*/
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->FM1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
}
else /* CAN_FilterInitStruct->CAN_FilterMode == CAN_FilterMode_IdList */
{
/*Identifier list mode for the filter*/
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->FM1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
}
/* Filter FIFO assignment */
if (sFilterConfig->FilterFIFOAssignment == CAN_FILTER_FIFO0)
{
/* FIFO 0 assignation for the filter */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->FFA1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
else
2017-01-18 13:38:39 +00:00
{
/* FIFO 1 assignation for the filter */
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->FFA1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
}
/* Filter activation */
if (sFilterConfig->FilterActivation == ENABLE)
{
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->FA1R, filternbrbitpos);
2017-01-18 13:38:39 +00:00
}
/* Leave the initialisation mode for the filter */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->FMR, ((uint32_t)CAN_FMR_FINIT));
2017-01-18 13:38:39 +00:00
/* Return function status */
return HAL_OK;
}
/**
* @brief Deinitializes the CANx peripheral registers to their default reset values.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval HAL status
*/
HAL_StatusTypeDef HAL_CAN_DeInit(CAN_HandleTypeDef* hcan)
{
/* Check CAN handle */
if(hcan == NULL)
{
return HAL_ERROR;
}
/* Check the parameters */
assert_param(IS_CAN_ALL_INSTANCE(hcan->Instance));
/* Change CAN state */
hcan->State = HAL_CAN_STATE_BUSY;
/* DeInit the low level hardware */
HAL_CAN_MspDeInit(hcan);
/* Change CAN state */
hcan->State = HAL_CAN_STATE_RESET;
/* Release Lock */
__HAL_UNLOCK(hcan);
/* Return function status */
return HAL_OK;
}
/**
* @brief Initializes the CAN MSP.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval None
*/
__weak void HAL_CAN_MspInit(CAN_HandleTypeDef* hcan)
{
/* Prevent unused argument(s) compilation warning */
UNUSED(hcan);
/* NOTE : This function Should not be modified, when the callback is needed,
the HAL_CAN_MspInit could be implemented in the user file
*/
}
/**
* @brief DeInitializes the CAN MSP.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval None
*/
__weak void HAL_CAN_MspDeInit(CAN_HandleTypeDef* hcan)
{
/* Prevent unused argument(s) compilation warning */
UNUSED(hcan);
/* NOTE : This function Should not be modified, when the callback is needed,
the HAL_CAN_MspDeInit could be implemented in the user file
*/
}
/**
* @}
*/
/** @defgroup CAN_Exported_Functions_Group2 Input and Output operation functions
* @brief IO operation functions
*
@verbatim
==============================================================================
##### IO operation functions #####
==============================================================================
[..] This section provides functions allowing to:
(+) Transmit a CAN frame message.
(+) Receive a CAN frame message.
(+) Enter CAN peripheral in sleep mode.
(+) Wake up the CAN peripheral from sleep mode.
@endverbatim
* @{
*/
/**
* @brief Initiates and transmits a CAN frame message.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
2018-03-02 03:34:09 +00:00
* @param Timeout Timeout duration.
2017-01-18 13:38:39 +00:00
* @retval HAL status
*/
HAL_StatusTypeDef HAL_CAN_Transmit(CAN_HandleTypeDef* hcan, uint32_t Timeout)
{
uint32_t transmitmailbox = CAN_TXSTATUS_NOMAILBOX;
2018-03-02 03:34:09 +00:00
uint32_t tickstart = 0U;
2017-01-18 13:38:39 +00:00
/* Check the parameters */
assert_param(IS_CAN_IDTYPE(hcan->pTxMsg->IDE));
assert_param(IS_CAN_RTR(hcan->pTxMsg->RTR));
assert_param(IS_CAN_DLC(hcan->pTxMsg->DLC));
2018-03-02 03:34:09 +00:00
if(((hcan->Instance->TSR&CAN_TSR_TME0) == CAN_TSR_TME0) || \
((hcan->Instance->TSR&CAN_TSR_TME1) == CAN_TSR_TME1) || \
((hcan->Instance->TSR&CAN_TSR_TME2) == CAN_TSR_TME2))
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
/* Process locked */
__HAL_LOCK(hcan);
2017-01-18 13:38:39 +00:00
/* Change CAN state */
2018-03-02 03:34:09 +00:00
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_RX0):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0;
break;
case(HAL_CAN_STATE_BUSY_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX1;
break;
case(HAL_CAN_STATE_BUSY_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0_RX1;
break;
default: /* HAL_CAN_STATE_READY */
hcan->State = HAL_CAN_STATE_BUSY_TX;
break;
}
/* Select one empty transmit mailbox */
if (HAL_IS_BIT_SET(hcan->Instance->TSR, CAN_TSR_TME0))
{
transmitmailbox = CAN_TXMAILBOX_0;
}
else if (HAL_IS_BIT_SET(hcan->Instance->TSR, CAN_TSR_TME1))
{
transmitmailbox = CAN_TXMAILBOX_1;
}
else
{
transmitmailbox = CAN_TXMAILBOX_2;
}
2017-01-18 13:38:39 +00:00
/* Set up the Id */
hcan->Instance->sTxMailBox[transmitmailbox].TIR &= CAN_TI0R_TXRQ;
if (hcan->pTxMsg->IDE == CAN_ID_STD)
{
assert_param(IS_CAN_STDID(hcan->pTxMsg->StdId));
2018-03-02 03:34:09 +00:00
hcan->Instance->sTxMailBox[transmitmailbox].TIR |= ((hcan->pTxMsg->StdId << CAN_TI0R_STID_Pos) | \
hcan->pTxMsg->RTR);
2017-01-18 13:38:39 +00:00
}
else
{
assert_param(IS_CAN_EXTID(hcan->pTxMsg->ExtId));
2018-03-02 03:34:09 +00:00
hcan->Instance->sTxMailBox[transmitmailbox].TIR |= ((hcan->pTxMsg->ExtId << CAN_TI0R_EXID_Pos) | \
hcan->pTxMsg->IDE | \
hcan->pTxMsg->RTR);
2017-01-18 13:38:39 +00:00
}
/* Set up the DLC */
2018-03-02 03:34:09 +00:00
hcan->pTxMsg->DLC &= (uint8_t)0x0000000FU;
hcan->Instance->sTxMailBox[transmitmailbox].TDTR &= 0xFFFFFFF0U;
2017-01-18 13:38:39 +00:00
hcan->Instance->sTxMailBox[transmitmailbox].TDTR |= hcan->pTxMsg->DLC;
/* Set up the data field */
2018-03-02 03:34:09 +00:00
WRITE_REG(hcan->Instance->sTxMailBox[transmitmailbox].TDLR, ((uint32_t)hcan->pTxMsg->Data[3] << CAN_TDL0R_DATA3_Pos) |
((uint32_t)hcan->pTxMsg->Data[2] << CAN_TDL0R_DATA2_Pos) |
((uint32_t)hcan->pTxMsg->Data[1] << CAN_TDL0R_DATA1_Pos) |
((uint32_t)hcan->pTxMsg->Data[0] << CAN_TDL0R_DATA0_Pos));
WRITE_REG(hcan->Instance->sTxMailBox[transmitmailbox].TDHR, ((uint32_t)hcan->pTxMsg->Data[7] << CAN_TDL0R_DATA3_Pos) |
((uint32_t)hcan->pTxMsg->Data[6] << CAN_TDL0R_DATA2_Pos) |
((uint32_t)hcan->pTxMsg->Data[5] << CAN_TDL0R_DATA1_Pos) |
((uint32_t)hcan->pTxMsg->Data[4] << CAN_TDL0R_DATA0_Pos));
2017-01-18 13:38:39 +00:00
/* Request transmission */
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->sTxMailBox[transmitmailbox].TIR, CAN_TI0R_TXRQ);
2017-01-18 13:38:39 +00:00
/* Get tick */
tickstart = HAL_GetTick();
/* Check End of transmission flag */
while(!(__HAL_CAN_TRANSMIT_STATUS(hcan, transmitmailbox)))
{
/* Check for the Timeout */
if(Timeout != HAL_MAX_DELAY)
{
2018-03-02 03:34:09 +00:00
if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
2017-01-18 13:38:39 +00:00
{
hcan->State = HAL_CAN_STATE_TIMEOUT;
2018-03-02 03:34:09 +00:00
/* Cancel transmission */
__HAL_CAN_CANCEL_TRANSMIT(hcan, transmitmailbox);
2017-01-18 13:38:39 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
return HAL_TIMEOUT;
}
}
}
2018-03-02 03:34:09 +00:00
/* Change CAN state */
switch(hcan->State)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
case(HAL_CAN_STATE_BUSY_TX_RX0):
hcan->State = HAL_CAN_STATE_BUSY_RX0;
break;
case(HAL_CAN_STATE_BUSY_TX_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX0_RX1;
break;
default: /* HAL_CAN_STATE_BUSY_TX */
hcan->State = HAL_CAN_STATE_READY;
break;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
/* Return function status */
return HAL_OK;
}
else
{
/* Change CAN state */
hcan->State = HAL_CAN_STATE_ERROR;
/* Return function status */
return HAL_ERROR;
}
}
/**
* @brief Initiates and transmits a CAN frame message.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval HAL status
*/
HAL_StatusTypeDef HAL_CAN_Transmit_IT(CAN_HandleTypeDef* hcan)
{
uint32_t transmitmailbox = CAN_TXSTATUS_NOMAILBOX;
/* Check the parameters */
assert_param(IS_CAN_IDTYPE(hcan->pTxMsg->IDE));
assert_param(IS_CAN_RTR(hcan->pTxMsg->RTR));
assert_param(IS_CAN_DLC(hcan->pTxMsg->DLC));
2018-03-02 03:34:09 +00:00
if(((hcan->Instance->TSR&CAN_TSR_TME0) == CAN_TSR_TME0) || \
((hcan->Instance->TSR&CAN_TSR_TME1) == CAN_TSR_TME1) || \
((hcan->Instance->TSR&CAN_TSR_TME2) == CAN_TSR_TME2))
2017-01-18 13:38:39 +00:00
{
/* Process Locked */
__HAL_LOCK(hcan);
/* Select one empty transmit mailbox */
2018-03-02 03:34:09 +00:00
if(HAL_IS_BIT_SET(hcan->Instance->TSR, CAN_TSR_TME0))
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
transmitmailbox = CAN_TXMAILBOX_0;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
else if(HAL_IS_BIT_SET(hcan->Instance->TSR, CAN_TSR_TME1))
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
transmitmailbox = CAN_TXMAILBOX_1;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
else
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
transmitmailbox = CAN_TXMAILBOX_2;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
/* Set up the Id */
hcan->Instance->sTxMailBox[transmitmailbox].TIR &= CAN_TI0R_TXRQ;
if(hcan->pTxMsg->IDE == CAN_ID_STD)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
assert_param(IS_CAN_STDID(hcan->pTxMsg->StdId));
hcan->Instance->sTxMailBox[transmitmailbox].TIR |= ((hcan->pTxMsg->StdId << CAN_TI0R_STID_Pos) | \
hcan->pTxMsg->RTR);
}
else
{
assert_param(IS_CAN_EXTID(hcan->pTxMsg->ExtId));
hcan->Instance->sTxMailBox[transmitmailbox].TIR |= ((hcan->pTxMsg->ExtId << CAN_TI0R_EXID_Pos) | \
hcan->pTxMsg->IDE | \
hcan->pTxMsg->RTR);
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
/* Set up the DLC */
hcan->pTxMsg->DLC &= (uint8_t)0x0000000FU;
hcan->Instance->sTxMailBox[transmitmailbox].TDTR &= 0xFFFFFFF0U;
hcan->Instance->sTxMailBox[transmitmailbox].TDTR |= hcan->pTxMsg->DLC;
/* Set up the data field */
WRITE_REG(hcan->Instance->sTxMailBox[transmitmailbox].TDLR, ((uint32_t)hcan->pTxMsg->Data[3] << CAN_TDL0R_DATA3_Pos) |
((uint32_t)hcan->pTxMsg->Data[2] << CAN_TDL0R_DATA2_Pos) |
((uint32_t)hcan->pTxMsg->Data[1] << CAN_TDL0R_DATA1_Pos) |
((uint32_t)hcan->pTxMsg->Data[0] << CAN_TDL0R_DATA0_Pos));
WRITE_REG(hcan->Instance->sTxMailBox[transmitmailbox].TDHR, ((uint32_t)hcan->pTxMsg->Data[7] << CAN_TDL0R_DATA3_Pos) |
((uint32_t)hcan->pTxMsg->Data[6] << CAN_TDL0R_DATA2_Pos) |
((uint32_t)hcan->pTxMsg->Data[5] << CAN_TDL0R_DATA1_Pos) |
((uint32_t)hcan->pTxMsg->Data[4] << CAN_TDL0R_DATA0_Pos));
/* Change CAN state */
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_RX0):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0;
break;
case(HAL_CAN_STATE_BUSY_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX1;
break;
case(HAL_CAN_STATE_BUSY_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0_RX1;
break;
default: /* HAL_CAN_STATE_READY */
hcan->State = HAL_CAN_STATE_BUSY_TX;
break;
}
/* Set CAN error code to none */
hcan->ErrorCode = HAL_CAN_ERROR_NONE;
/* Process Unlocked */
__HAL_UNLOCK(hcan);
/* Request transmission */
hcan->Instance->sTxMailBox[transmitmailbox].TIR |= CAN_TI0R_TXRQ;
/* Enable interrupts: */
/* - Enable Error warning Interrupt */
/* - Enable Error passive Interrupt */
/* - Enable Bus-off Interrupt */
/* - Enable Last error code Interrupt */
/* - Enable Error Interrupt */
/* - Enable Transmit mailbox empty Interrupt */
__HAL_CAN_ENABLE_IT(hcan, CAN_IT_EWG |
CAN_IT_EPV |
CAN_IT_BOF |
CAN_IT_LEC |
CAN_IT_ERR |
CAN_IT_TME );
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
/* Change CAN state */
hcan->State = HAL_CAN_STATE_ERROR;
/* Return function status */
return HAL_ERROR;
2017-01-18 13:38:39 +00:00
}
return HAL_OK;
}
/**
* @brief Receives a correct CAN frame.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
2018-03-02 03:34:09 +00:00
* @param FIFONumber FIFO number.
* @param Timeout Timeout duration.
2017-01-18 13:38:39 +00:00
* @retval HAL status
*/
HAL_StatusTypeDef HAL_CAN_Receive(CAN_HandleTypeDef* hcan, uint8_t FIFONumber, uint32_t Timeout)
{
2018-03-02 03:34:09 +00:00
uint32_t tickstart = 0U;
CanRxMsgTypeDef* pRxMsg = NULL;
2017-01-18 13:38:39 +00:00
/* Check the parameters */
assert_param(IS_CAN_FIFO(FIFONumber));
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
/* Process locked */
__HAL_LOCK(hcan);
2018-03-02 03:34:09 +00:00
/* Check if CAN state is not busy for RX FIFO0 */
if ((FIFONumber == CAN_FIFO0) && ((hcan->State == HAL_CAN_STATE_BUSY_RX0) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX0) || \
(hcan->State == HAL_CAN_STATE_BUSY_RX0_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX0_RX1)))
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
return HAL_BUSY;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
/* Check if CAN state is not busy for RX FIFO1 */
if ((FIFONumber == CAN_FIFO1) && ((hcan->State == HAL_CAN_STATE_BUSY_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_RX0_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX0_RX1)))
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
return HAL_BUSY;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
/* Change CAN state */
if (FIFONumber == CAN_FIFO0)
{
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_TX):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0;
break;
case(HAL_CAN_STATE_BUSY_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX0_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0_RX1;
break;
default: /* HAL_CAN_STATE_READY */
hcan->State = HAL_CAN_STATE_BUSY_RX0;
break;
}
}
else /* FIFONumber == CAN_FIFO1 */
{
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_TX):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX1;
break;
case(HAL_CAN_STATE_BUSY_RX0):
hcan->State = HAL_CAN_STATE_BUSY_RX0_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0_RX1;
break;
default: /* HAL_CAN_STATE_READY */
hcan->State = HAL_CAN_STATE_BUSY_RX1;
break;
}
}
2017-01-18 13:38:39 +00:00
/* Get tick */
tickstart = HAL_GetTick();
/* Check pending message */
2018-03-02 03:34:09 +00:00
while(__HAL_CAN_MSG_PENDING(hcan, FIFONumber) == 0U)
2017-01-18 13:38:39 +00:00
{
/* Check for the Timeout */
if(Timeout != HAL_MAX_DELAY)
{
2018-03-02 03:34:09 +00:00
if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
2017-01-18 13:38:39 +00:00
{
hcan->State = HAL_CAN_STATE_TIMEOUT;
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
return HAL_TIMEOUT;
}
}
}
2018-03-02 03:34:09 +00:00
/* Set RxMsg pointer */
if(FIFONumber == CAN_FIFO0)
{
pRxMsg = hcan->pRxMsg;
}
else /* FIFONumber == CAN_FIFO1 */
{
pRxMsg = hcan->pRx1Msg;
}
2017-01-18 13:38:39 +00:00
/* Get the Id */
2018-03-02 03:34:09 +00:00
pRxMsg->IDE = CAN_RI0R_IDE & hcan->Instance->sFIFOMailBox[FIFONumber].RIR;
if (pRxMsg->IDE == CAN_ID_STD)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
pRxMsg->StdId = (CAN_RI0R_STID & hcan->Instance->sFIFOMailBox[FIFONumber].RIR) >> CAN_TI0R_STID_Pos;
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
pRxMsg->ExtId = (0xFFFFFFF8U & hcan->Instance->sFIFOMailBox[FIFONumber].RIR) >> CAN_RI0R_EXID_Pos;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
pRxMsg->RTR = (CAN_RI0R_RTR & hcan->Instance->sFIFOMailBox[FIFONumber].RIR) >> CAN_RI0R_RTR_Pos;
2017-01-18 13:38:39 +00:00
/* Get the DLC */
2018-03-02 03:34:09 +00:00
pRxMsg->DLC = (CAN_RDT0R_DLC & hcan->Instance->sFIFOMailBox[FIFONumber].RDTR) >> CAN_RDT0R_DLC_Pos;
2017-01-18 13:38:39 +00:00
/* Get the FMI */
2018-03-02 03:34:09 +00:00
pRxMsg->FMI = (CAN_RDT0R_FMI & hcan->Instance->sFIFOMailBox[FIFONumber].RDTR) >> CAN_RDT0R_FMI_Pos;
/* Get the FIFONumber */
pRxMsg->FIFONumber = FIFONumber;
2017-01-18 13:38:39 +00:00
/* Get the data field */
2018-03-02 03:34:09 +00:00
pRxMsg->Data[0] = (CAN_RDL0R_DATA0 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA0_Pos;
pRxMsg->Data[1] = (CAN_RDL0R_DATA1 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA1_Pos;
pRxMsg->Data[2] = (CAN_RDL0R_DATA2 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA2_Pos;
pRxMsg->Data[3] = (CAN_RDL0R_DATA3 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA3_Pos;
pRxMsg->Data[4] = (CAN_RDH0R_DATA4 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA4_Pos;
pRxMsg->Data[5] = (CAN_RDH0R_DATA5 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA5_Pos;
pRxMsg->Data[6] = (CAN_RDH0R_DATA6 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA6_Pos;
pRxMsg->Data[7] = (CAN_RDH0R_DATA7 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA7_Pos;
2017-01-18 13:38:39 +00:00
/* Release the FIFO */
if(FIFONumber == CAN_FIFO0)
{
/* Release FIFO0 */
__HAL_CAN_FIFO_RELEASE(hcan, CAN_FIFO0);
}
else /* FIFONumber == CAN_FIFO1 */
{
/* Release FIFO1 */
__HAL_CAN_FIFO_RELEASE(hcan, CAN_FIFO1);
}
2018-03-02 03:34:09 +00:00
/* Change CAN state */
if (FIFONumber == CAN_FIFO0)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_TX_RX0):
hcan->State = HAL_CAN_STATE_BUSY_TX;
break;
case(HAL_CAN_STATE_BUSY_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX1;
break;
default: /* HAL_CAN_STATE_BUSY_RX0 */
hcan->State = HAL_CAN_STATE_READY;
break;
}
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
else /* FIFONumber == CAN_FIFO1 */
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_TX_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX;
break;
case(HAL_CAN_STATE_BUSY_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX0;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0;
break;
default: /* HAL_CAN_STATE_BUSY_RX1 */
hcan->State = HAL_CAN_STATE_READY;
break;
}
2017-01-18 13:38:39 +00:00
}
/* Process unlocked */
__HAL_UNLOCK(hcan);
/* Return function status */
return HAL_OK;
}
/**
* @brief Receives a correct CAN frame.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
2018-03-02 03:34:09 +00:00
* @param FIFONumber FIFO number.
2017-01-18 13:38:39 +00:00
* @retval HAL status
*/
HAL_StatusTypeDef HAL_CAN_Receive_IT(CAN_HandleTypeDef* hcan, uint8_t FIFONumber)
{
/* Check the parameters */
assert_param(IS_CAN_FIFO(FIFONumber));
2018-03-02 03:34:09 +00:00
/* Process locked */
__HAL_LOCK(hcan);
/* Check if CAN state is not busy for RX FIFO0 */
if ((FIFONumber == CAN_FIFO0) && ((hcan->State == HAL_CAN_STATE_BUSY_RX0) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX0) || \
(hcan->State == HAL_CAN_STATE_BUSY_RX0_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX0_RX1)))
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
2017-01-18 13:38:39 +00:00
2018-03-02 03:34:09 +00:00
return HAL_BUSY;
}
/* Check if CAN state is not busy for RX FIFO1 */
if ((FIFONumber == CAN_FIFO1) && ((hcan->State == HAL_CAN_STATE_BUSY_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_RX0_RX1) || \
(hcan->State == HAL_CAN_STATE_BUSY_TX_RX0_RX1)))
{
2017-01-18 13:38:39 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
2018-03-02 03:34:09 +00:00
return HAL_BUSY;
}
/* Change CAN state */
if (FIFONumber == CAN_FIFO0)
{
switch(hcan->State)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
case(HAL_CAN_STATE_BUSY_TX):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0;
break;
case(HAL_CAN_STATE_BUSY_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX0_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0_RX1;
break;
default: /* HAL_CAN_STATE_READY */
hcan->State = HAL_CAN_STATE_BUSY_RX0;
break;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
}
else /* FIFONumber == CAN_FIFO1 */
{
switch(hcan->State)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
case(HAL_CAN_STATE_BUSY_TX):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX1;
break;
case(HAL_CAN_STATE_BUSY_RX0):
hcan->State = HAL_CAN_STATE_BUSY_RX0_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0_RX1;
break;
default: /* HAL_CAN_STATE_READY */
hcan->State = HAL_CAN_STATE_BUSY_RX1;
break;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
}
/* Set CAN error code to none */
hcan->ErrorCode = HAL_CAN_ERROR_NONE;
/* Enable interrupts: */
/* - Enable Error warning Interrupt */
/* - Enable Error passive Interrupt */
/* - Enable Bus-off Interrupt */
/* - Enable Last error code Interrupt */
/* - Enable Error Interrupt */
__HAL_CAN_ENABLE_IT(hcan, CAN_IT_EWG |
CAN_IT_EPV |
CAN_IT_BOF |
CAN_IT_LEC |
CAN_IT_ERR);
/* Process unlocked */
__HAL_UNLOCK(hcan);
if(FIFONumber == CAN_FIFO0)
{
/* Enable FIFO 0 overrun and message pending Interrupt */
__HAL_CAN_ENABLE_IT(hcan, CAN_IT_FOV0 | CAN_IT_FMP0);
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
/* Enable FIFO 1 overrun and message pending Interrupt */
__HAL_CAN_ENABLE_IT(hcan, CAN_IT_FOV1 | CAN_IT_FMP1);
2017-01-18 13:38:39 +00:00
}
/* Return function status */
return HAL_OK;
}
/**
* @brief Enters the Sleep (low power) mode.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval HAL status.
*/
HAL_StatusTypeDef HAL_CAN_Sleep(CAN_HandleTypeDef* hcan)
{
2018-03-02 03:34:09 +00:00
uint32_t tickstart = 0U;
2017-01-18 13:38:39 +00:00
/* Process locked */
__HAL_LOCK(hcan);
/* Change CAN state */
hcan->State = HAL_CAN_STATE_BUSY;
/* Request Sleep mode */
2018-03-02 03:34:09 +00:00
MODIFY_REG(hcan->Instance->MCR,
CAN_MCR_INRQ ,
CAN_MCR_SLEEP );
2017-01-18 13:38:39 +00:00
/* Sleep mode status */
2018-03-02 03:34:09 +00:00
if (HAL_IS_BIT_CLR(hcan->Instance->MSR, CAN_MSR_SLAK) ||
HAL_IS_BIT_SET(hcan->Instance->MSR, CAN_MSR_INAK) )
2017-01-18 13:38:39 +00:00
{
/* Process unlocked */
__HAL_UNLOCK(hcan);
/* Return function status */
return HAL_ERROR;
}
/* Get tick */
tickstart = HAL_GetTick();
/* Wait the acknowledge */
2018-03-02 03:34:09 +00:00
while (HAL_IS_BIT_CLR(hcan->Instance->MSR, CAN_MSR_SLAK) ||
HAL_IS_BIT_SET(hcan->Instance->MSR, CAN_MSR_INAK) )
2017-01-18 13:38:39 +00:00
{
if((HAL_GetTick() - tickstart) > CAN_TIMEOUT_VALUE)
{
hcan->State = HAL_CAN_STATE_TIMEOUT;
/* Process unlocked */
__HAL_UNLOCK(hcan);
return HAL_TIMEOUT;
}
}
/* Change CAN state */
hcan->State = HAL_CAN_STATE_READY;
/* Process unlocked */
__HAL_UNLOCK(hcan);
/* Return function status */
return HAL_OK;
}
/**
* @brief Wakes up the CAN peripheral from sleep mode, after that the CAN peripheral
* is in the normal mode.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval HAL status.
*/
HAL_StatusTypeDef HAL_CAN_WakeUp(CAN_HandleTypeDef* hcan)
{
2018-03-02 03:34:09 +00:00
uint32_t tickstart = 0U;
2017-01-18 13:38:39 +00:00
/* Process locked */
__HAL_LOCK(hcan);
/* Change CAN state */
hcan->State = HAL_CAN_STATE_BUSY;
/* Wake up request */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->MCR, CAN_MCR_SLEEP);
2017-01-18 13:38:39 +00:00
/* Get tick */
tickstart = HAL_GetTick();
/* Sleep mode status */
2018-03-02 03:34:09 +00:00
while(HAL_IS_BIT_SET(hcan->Instance->MSR, CAN_MSR_SLAK))
2017-01-18 13:38:39 +00:00
{
if((HAL_GetTick() - tickstart) > CAN_TIMEOUT_VALUE)
{
hcan->State= HAL_CAN_STATE_TIMEOUT;
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
/* Process unlocked */
__HAL_UNLOCK(hcan);
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
return HAL_TIMEOUT;
}
}
2018-03-02 03:34:09 +00:00
if(HAL_IS_BIT_SET(hcan->Instance->MSR, CAN_MSR_SLAK))
2017-01-18 13:38:39 +00:00
{
/* Process unlocked */
__HAL_UNLOCK(hcan);
/* Return function status */
return HAL_ERROR;
}
/* Change CAN state */
hcan->State = HAL_CAN_STATE_READY;
/* Process unlocked */
__HAL_UNLOCK(hcan);
/* Return function status */
return HAL_OK;
}
/**
* @brief Handles CAN interrupt request
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval None
*/
void HAL_CAN_IRQHandler(CAN_HandleTypeDef* hcan)
{
2018-03-02 03:34:09 +00:00
uint32_t errorcode = HAL_CAN_ERROR_NONE;
/* Check Overrun flag for FIFO0 */
if((__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_FOV0)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_FOV0)))
{
/* Set CAN error code to FOV0 error */
errorcode |= HAL_CAN_ERROR_FOV0;
/* Clear FIFO0 Overrun Flag */
__HAL_CAN_CLEAR_FLAG(hcan, CAN_FLAG_FOV0);
}
/* Check Overrun flag for FIFO1 */
if((__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_FOV1)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_FOV1)))
{
/* Set CAN error code to FOV1 error */
errorcode |= HAL_CAN_ERROR_FOV1;
/* Clear FIFO1 Overrun Flag */
__HAL_CAN_CLEAR_FLAG(hcan, CAN_FLAG_FOV1);
}
2017-01-18 13:38:39 +00:00
/* Check End of transmission flag */
if(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_TME))
{
2018-03-02 03:34:09 +00:00
/* Check Transmit request completion status */
2017-01-18 13:38:39 +00:00
if((__HAL_CAN_TRANSMIT_STATUS(hcan, CAN_TXMAILBOX_0)) ||
(__HAL_CAN_TRANSMIT_STATUS(hcan, CAN_TXMAILBOX_1)) ||
(__HAL_CAN_TRANSMIT_STATUS(hcan, CAN_TXMAILBOX_2)))
{
2018-03-02 03:34:09 +00:00
/* Check Transmit success */
if((__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_TXOK0)) ||
(__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_TXOK1)) ||
(__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_TXOK2)))
{
/* Call transmit function */
CAN_Transmit_IT(hcan);
}
else /* Transmit failure */
{
/* Set CAN error code to TXFAIL error */
errorcode |= HAL_CAN_ERROR_TXFAIL;
}
/* Clear transmission status flags (RQCPx and TXOKx) */
SET_BIT(hcan->Instance->TSR, CAN_TSR_RQCP0 | CAN_TSR_RQCP1 | CAN_TSR_RQCP2 | \
CAN_FLAG_TXOK0 | CAN_FLAG_TXOK1 | CAN_FLAG_TXOK2);
2017-01-18 13:38:39 +00:00
}
}
/* Check End of reception flag for FIFO0 */
if((__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_FMP0)) &&
2018-03-02 03:34:09 +00:00
(__HAL_CAN_MSG_PENDING(hcan, CAN_FIFO0) != 0U))
2017-01-18 13:38:39 +00:00
{
/* Call receive function */
CAN_Receive_IT(hcan, CAN_FIFO0);
}
/* Check End of reception flag for FIFO1 */
if((__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_FMP1)) &&
2018-03-02 03:34:09 +00:00
(__HAL_CAN_MSG_PENDING(hcan, CAN_FIFO1) != 0U))
2017-01-18 13:38:39 +00:00
{
/* Call receive function */
CAN_Receive_IT(hcan, CAN_FIFO1);
}
2018-03-02 03:34:09 +00:00
/* Set error code in handle */
hcan->ErrorCode |= errorcode;
2017-01-18 13:38:39 +00:00
/* Check Error Warning Flag */
if((__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_EWG)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_EWG)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_ERR)))
{
/* Set CAN error code to EWG error */
hcan->ErrorCode |= HAL_CAN_ERROR_EWG;
/* No need for clear of Error Warning Flag as read-only */
}
/* Check Error Passive Flag */
if((__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_EPV)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_EPV)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_ERR)))
{
/* Set CAN error code to EPV error */
hcan->ErrorCode |= HAL_CAN_ERROR_EPV;
/* No need for clear of Error Passive Flag as read-only */
}
/* Check Bus-Off Flag */
if((__HAL_CAN_GET_FLAG(hcan, CAN_FLAG_BOF)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_BOF)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_ERR)))
{
/* Set CAN error code to BOF error */
hcan->ErrorCode |= HAL_CAN_ERROR_BOF;
/* No need for clear of Bus-Off Flag as read-only */
}
/* Check Last error code Flag */
if((!HAL_IS_BIT_CLR(hcan->Instance->ESR, CAN_ESR_LEC)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_LEC)) &&
(__HAL_CAN_GET_IT_SOURCE(hcan, CAN_IT_ERR)))
{
switch(hcan->Instance->ESR & CAN_ESR_LEC)
{
case(CAN_ESR_LEC_0):
/* Set CAN error code to STF error */
hcan->ErrorCode |= HAL_CAN_ERROR_STF;
break;
case(CAN_ESR_LEC_1):
/* Set CAN error code to FOR error */
hcan->ErrorCode |= HAL_CAN_ERROR_FOR;
break;
case(CAN_ESR_LEC_1 | CAN_ESR_LEC_0):
/* Set CAN error code to ACK error */
hcan->ErrorCode |= HAL_CAN_ERROR_ACK;
break;
case(CAN_ESR_LEC_2):
/* Set CAN error code to BR error */
hcan->ErrorCode |= HAL_CAN_ERROR_BR;
break;
case(CAN_ESR_LEC_2 | CAN_ESR_LEC_0):
/* Set CAN error code to BD error */
hcan->ErrorCode |= HAL_CAN_ERROR_BD;
break;
case(CAN_ESR_LEC_2 | CAN_ESR_LEC_1):
/* Set CAN error code to CRC error */
hcan->ErrorCode |= HAL_CAN_ERROR_CRC;
break;
default:
break;
}
/* Clear Last error code Flag */
2018-03-02 03:34:09 +00:00
CLEAR_BIT(hcan->Instance->ESR, CAN_ESR_LEC);
2017-01-18 13:38:39 +00:00
}
/* Call the Error call Back in case of Errors */
if(hcan->ErrorCode != HAL_CAN_ERROR_NONE)
{
/* Clear ERRI Flag */
2018-03-02 03:34:09 +00:00
SET_BIT(hcan->Instance->MSR, CAN_MSR_ERRI);
2017-01-18 13:38:39 +00:00
/* Set the CAN state ready to be able to start again the process */
hcan->State = HAL_CAN_STATE_READY;
2018-03-02 03:34:09 +00:00
/* Disable interrupts: */
/* - Disable Error warning Interrupt */
/* - Disable Error passive Interrupt */
/* - Disable Bus-off Interrupt */
/* - Disable Last error code Interrupt */
/* - Disable Error Interrupt */
/* - Disable FIFO 0 message pending Interrupt */
/* - Disable FIFO 0 Overrun Interrupt */
/* - Disable FIFO 1 message pending Interrupt */
/* - Disable FIFO 1 Overrun Interrupt */
/* - Disable Transmit mailbox empty Interrupt */
__HAL_CAN_DISABLE_IT(hcan, CAN_IT_EWG |
CAN_IT_EPV |
CAN_IT_BOF |
CAN_IT_LEC |
CAN_IT_ERR |
CAN_IT_FMP0|
CAN_IT_FOV0|
CAN_IT_FMP1|
CAN_IT_FOV1|
CAN_IT_TME );
2017-01-18 13:38:39 +00:00
/* Call Error callback function */
HAL_CAN_ErrorCallback(hcan);
}
}
/**
* @brief Transmission complete callback in non blocking mode
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval None
*/
__weak void HAL_CAN_TxCpltCallback(CAN_HandleTypeDef* hcan)
{
/* Prevent unused argument(s) compilation warning */
UNUSED(hcan);
/* NOTE : This function Should not be modified, when the callback is needed,
the HAL_CAN_TxCpltCallback could be implemented in the user file
*/
}
/**
* @brief Transmission complete callback in non blocking mode
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval None
*/
__weak void HAL_CAN_RxCpltCallback(CAN_HandleTypeDef* hcan)
{
/* Prevent unused argument(s) compilation warning */
UNUSED(hcan);
/* NOTE : This function Should not be modified, when the callback is needed,
the HAL_CAN_RxCpltCallback could be implemented in the user file
*/
}
/**
* @brief Error CAN callback.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval None
*/
__weak void HAL_CAN_ErrorCallback(CAN_HandleTypeDef *hcan)
{
/* Prevent unused argument(s) compilation warning */
UNUSED(hcan);
/* NOTE : This function Should not be modified, when the callback is needed,
the HAL_CAN_ErrorCallback could be implemented in the user file
*/
}
/**
* @}
*/
/** @defgroup CAN_Exported_Functions_Group3 Peripheral State and Error functions
* @brief CAN Peripheral State functions
*
@verbatim
==============================================================================
##### Peripheral State and Error functions #####
==============================================================================
[..]
This subsection provides functions allowing to :
(+) Check the CAN state.
(+) Check CAN Errors detected during interrupt process
@endverbatim
* @{
*/
/**
* @brief return the CAN state
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval HAL state
*/
HAL_CAN_StateTypeDef HAL_CAN_GetState(CAN_HandleTypeDef* hcan)
{
/* Return CAN state */
return hcan->State;
}
/**
* @brief Return the CAN error code
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval CAN Error Code
*/
uint32_t HAL_CAN_GetError(CAN_HandleTypeDef *hcan)
{
return hcan->ErrorCode;
}
/**
* @}
*/
/**
* @}
*/
/** @addtogroup CAN_Private_Functions CAN Private Functions
* @brief CAN Frame message Rx/Tx functions
*
* @{
*/
/**
* @brief Initiates and transmits a CAN frame message.
2018-03-02 03:34:09 +00:00
* @param hcan pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
* @retval HAL status
*/
static HAL_StatusTypeDef CAN_Transmit_IT(CAN_HandleTypeDef* hcan)
{
/* Disable Transmit mailbox empty Interrupt */
__HAL_CAN_DISABLE_IT(hcan, CAN_IT_TME);
if(hcan->State == HAL_CAN_STATE_BUSY_TX)
{
2018-03-02 03:34:09 +00:00
/* Disable interrupts: */
/* - Disable Error warning Interrupt */
/* - Disable Error passive Interrupt */
/* - Disable Bus-off Interrupt */
/* - Disable Last error code Interrupt */
/* - Disable Error Interrupt */
__HAL_CAN_DISABLE_IT(hcan, CAN_IT_EWG |
CAN_IT_EPV |
CAN_IT_BOF |
CAN_IT_LEC |
CAN_IT_ERR );
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
/* Change CAN state */
switch(hcan->State)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
case(HAL_CAN_STATE_BUSY_TX_RX0):
hcan->State = HAL_CAN_STATE_BUSY_RX0;
break;
case(HAL_CAN_STATE_BUSY_TX_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX0_RX1;
break;
default: /* HAL_CAN_STATE_BUSY_TX */
hcan->State = HAL_CAN_STATE_READY;
break;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
2017-01-18 13:38:39 +00:00
/* Transmission complete callback */
HAL_CAN_TxCpltCallback(hcan);
return HAL_OK;
}
/**
* @brief Receives a correct CAN frame.
2018-03-02 03:34:09 +00:00
* @param hcan Pointer to a CAN_HandleTypeDef structure that contains
2017-01-18 13:38:39 +00:00
* the configuration information for the specified CAN.
2018-03-02 03:34:09 +00:00
* @param FIFONumber Specify the FIFO number
2017-01-18 13:38:39 +00:00
* @retval HAL status
* @retval None
*/
static HAL_StatusTypeDef CAN_Receive_IT(CAN_HandleTypeDef* hcan, uint8_t FIFONumber)
{
2018-03-02 03:34:09 +00:00
CanRxMsgTypeDef* pRxMsg = NULL;
/* Set RxMsg pointer */
if(FIFONumber == CAN_FIFO0)
{
pRxMsg = hcan->pRxMsg;
}
else /* FIFONumber == CAN_FIFO1 */
{
pRxMsg = hcan->pRx1Msg;
}
2017-01-18 13:38:39 +00:00
/* Get the Id */
2018-03-02 03:34:09 +00:00
pRxMsg->IDE = CAN_RI0R_IDE & hcan->Instance->sFIFOMailBox[FIFONumber].RIR;
if (pRxMsg->IDE == CAN_ID_STD)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
pRxMsg->StdId = (CAN_RI0R_STID & hcan->Instance->sFIFOMailBox[FIFONumber].RIR) >> CAN_TI0R_STID_Pos;
2017-01-18 13:38:39 +00:00
}
else
{
2018-03-02 03:34:09 +00:00
pRxMsg->ExtId = (0xFFFFFFF8U & hcan->Instance->sFIFOMailBox[FIFONumber].RIR) >> CAN_RI0R_EXID_Pos;
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
pRxMsg->RTR = (CAN_RI0R_RTR & hcan->Instance->sFIFOMailBox[FIFONumber].RIR) >> CAN_RI0R_RTR_Pos;
2017-01-18 13:38:39 +00:00
/* Get the DLC */
2018-03-02 03:34:09 +00:00
pRxMsg->DLC = (CAN_RDT0R_DLC & hcan->Instance->sFIFOMailBox[FIFONumber].RDTR) >> CAN_RDT0R_DLC_Pos;
2017-01-18 13:38:39 +00:00
/* Get the FMI */
2018-03-02 03:34:09 +00:00
pRxMsg->FMI = (CAN_RDT0R_FMI & hcan->Instance->sFIFOMailBox[FIFONumber].RDTR) >> CAN_RDT0R_FMI_Pos;
/* Get the FIFONumber */
pRxMsg->FIFONumber = FIFONumber;
2017-01-18 13:38:39 +00:00
/* Get the data field */
2018-03-02 03:34:09 +00:00
pRxMsg->Data[0] = (CAN_RDL0R_DATA0 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA0_Pos;
pRxMsg->Data[1] = (CAN_RDL0R_DATA1 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA1_Pos;
pRxMsg->Data[2] = (CAN_RDL0R_DATA2 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA2_Pos;
pRxMsg->Data[3] = (CAN_RDL0R_DATA3 & hcan->Instance->sFIFOMailBox[FIFONumber].RDLR) >> CAN_RDL0R_DATA3_Pos;
pRxMsg->Data[4] = (CAN_RDH0R_DATA4 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA4_Pos;
pRxMsg->Data[5] = (CAN_RDH0R_DATA5 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA5_Pos;
pRxMsg->Data[6] = (CAN_RDH0R_DATA6 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA6_Pos;
pRxMsg->Data[7] = (CAN_RDH0R_DATA7 & hcan->Instance->sFIFOMailBox[FIFONumber].RDHR) >> CAN_RDH0R_DATA7_Pos;
2017-01-18 13:38:39 +00:00
/* Release the FIFO */
/* Release FIFO0 */
if (FIFONumber == CAN_FIFO0)
{
__HAL_CAN_FIFO_RELEASE(hcan, CAN_FIFO0);
2018-03-02 03:34:09 +00:00
/* Disable FIFO 0 overrun and message pending Interrupt */
__HAL_CAN_DISABLE_IT(hcan, CAN_IT_FOV0 | CAN_IT_FMP0);
2017-01-18 13:38:39 +00:00
}
/* Release FIFO1 */
else /* FIFONumber == CAN_FIFO1 */
{
__HAL_CAN_FIFO_RELEASE(hcan, CAN_FIFO1);
2018-03-02 03:34:09 +00:00
/* Disable FIFO 1 overrun and message pending Interrupt */
__HAL_CAN_DISABLE_IT(hcan, CAN_IT_FOV1 | CAN_IT_FMP1);
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
if((hcan->State == HAL_CAN_STATE_BUSY_RX0) || (hcan->State == HAL_CAN_STATE_BUSY_RX1))
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
/* Disable interrupts: */
/* - Disable Error warning Interrupt */
/* - Disable Error passive Interrupt */
/* - Disable Bus-off Interrupt */
/* - Disable Last error code Interrupt */
/* - Disable Error Interrupt */
__HAL_CAN_DISABLE_IT(hcan, CAN_IT_EWG |
CAN_IT_EPV |
CAN_IT_BOF |
CAN_IT_LEC |
CAN_IT_ERR );
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
/* Change CAN state */
if (FIFONumber == CAN_FIFO0)
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_TX_RX0):
hcan->State = HAL_CAN_STATE_BUSY_TX;
break;
case(HAL_CAN_STATE_BUSY_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX1;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX1;
break;
default: /* HAL_CAN_STATE_BUSY_RX0 */
hcan->State = HAL_CAN_STATE_READY;
break;
}
2017-01-18 13:38:39 +00:00
}
2018-03-02 03:34:09 +00:00
else /* FIFONumber == CAN_FIFO1 */
2017-01-18 13:38:39 +00:00
{
2018-03-02 03:34:09 +00:00
switch(hcan->State)
{
case(HAL_CAN_STATE_BUSY_TX_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX;
break;
case(HAL_CAN_STATE_BUSY_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_RX0;
break;
case(HAL_CAN_STATE_BUSY_TX_RX0_RX1):
hcan->State = HAL_CAN_STATE_BUSY_TX_RX0;
break;
default: /* HAL_CAN_STATE_BUSY_RX1 */
hcan->State = HAL_CAN_STATE_READY;
break;
}
2017-01-18 13:38:39 +00:00
}
/* Receive complete callback */
HAL_CAN_RxCpltCallback(hcan);
/* Return function status */
return HAL_OK;
}
/**
* @}
*/
#endif /* STM32F302xE || STM32F303xE || STM32F398xx || */
/* STM32F302xC || STM32F303xC || STM32F358xx || */
/* STM32F303x8 || STM32F334x8 || STM32F328xx || */
/* STM32F302x8 || */
/* STM32F373xC || STM32F378xx */
#endif /* HAL_CAN_MODULE_ENABLED */
/**
* @}
*/
/**
* @}
*/
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/