1
0
mirror of https://github.com/rene-dev/stmbl.git synced 2024-12-25 18:12:17 +00:00
stmbl/hw/spice/res2.3.asc

258 lines
5.6 KiB
Plaintext
Raw Permalink Normal View History

2014-07-15 00:08:54 +00:00
Version 4
SHEET 1 5176 960
WIRE 3456 -16 2928 -16
WIRE 3744 -16 3456 -16
WIRE 3808 16 3584 16
WIRE 3584 32 3584 16
WIRE 3744 96 3744 -16
WIRE 3712 112 3584 112
WIRE 1184 128 1088 128
WIRE 1296 128 1184 128
WIRE 1392 128 1296 128
WIRE 1536 128 1392 128
WIRE 1568 128 1536 128
WIRE 2624 128 1568 128
WIRE 2832 128 2624 128
WIRE 2928 128 2928 -16
WIRE 2928 128 2832 128
WIRE 2976 128 2928 128
WIRE 3280 128 3168 128
WIRE 3808 128 3808 16
WIRE 3808 128 3776 128
WIRE 3936 128 3808 128
WIRE 3280 144 3280 128
WIRE 3712 144 3280 144
WIRE 3456 160 3456 -16
WIRE 3936 160 3936 128
WIRE 1392 176 1392 128
WIRE 1568 176 1488 176
WIRE 1600 176 1568 176
WIRE 2688 176 2512 176
WIRE 2832 176 2832 128
WIRE 3008 176 2928 176
WIRE 3040 176 3008 176
WIRE 3424 176 3360 176
WIRE 3584 192 3488 192
WIRE 1536 208 1536 128
WIRE 2976 208 2976 128
WIRE 3184 208 3168 208
WIRE 3424 208 3184 208
WIRE 1296 224 1296 128
WIRE 1488 224 1488 176
WIRE 1504 224 1488 224
WIRE 1856 224 1760 224
WIRE 2080 224 1856 224
WIRE 2928 224 2928 176
WIRE 2944 224 2928 224
WIRE 1600 240 1600 176
WIRE 1600 240 1568 240
WIRE 1696 240 1600 240
WIRE 3040 240 3040 176
WIRE 3040 240 3008 240
WIRE 3184 240 3184 208
WIRE 3184 240 3136 240
WIRE 3936 240 3824 240
WIRE 4064 240 3936 240
WIRE 4096 240 4064 240
WIRE 1088 256 1088 128
WIRE 1184 256 1184 128
WIRE 1504 256 1392 256
WIRE 2368 256 2256 256
WIRE 2944 256 2832 256
WIRE 1760 272 1760 224
WIRE 3360 272 3360 176
WIRE 3584 272 3360 272
WIRE 2624 288 2624 128
WIRE 2512 304 2512 256
WIRE 2592 304 2512 304
WIRE 2080 320 2080 304
WIRE 2256 320 2256 256
WIRE 2256 320 2080 320
WIRE 2688 320 2688 176
WIRE 2688 320 2656 320
WIRE 2720 320 2688 320
WIRE 2784 320 2720 320
WIRE 3040 320 3040 240
WIRE 3056 320 3040 320
WIRE 3136 320 3056 320
WIRE 3520 320 3136 320
WIRE 2368 336 2368 320
WIRE 2432 336 2368 336
WIRE 2592 336 2432 336
WIRE 3520 352 3520 320
WIRE 3584 352 3520 352
WIRE 1088 384 1088 320
WIRE 1184 384 1184 320
WIRE 1184 384 1088 384
WIRE 1296 384 1296 304
WIRE 1296 384 1184 384
WIRE 1392 384 1392 336
WIRE 1392 384 1296 384
WIRE 1536 384 1536 272
WIRE 1536 384 1392 384
WIRE 1760 384 1760 352
WIRE 1760 384 1536 384
WIRE 1856 384 1760 384
WIRE 1984 384 1856 384
WIRE 2160 384 1984 384
WIRE 2624 384 2624 352
WIRE 2624 384 2160 384
WIRE 2832 384 2832 336
WIRE 2832 384 2624 384
WIRE 2976 384 2976 272
WIRE 2976 384 2832 384
WIRE 3056 384 2976 384
WIRE 3136 384 3056 384
WIRE 3456 384 3456 224
WIRE 3456 384 3136 384
WIRE 3744 384 3744 160
WIRE 3744 384 3456 384
WIRE 3824 384 3824 304
WIRE 3824 384 3744 384
WIRE 3936 384 3936 320
WIRE 3936 384 3824 384
WIRE 1296 400 1296 384
WIRE 2080 400 2080 320
WIRE 2368 416 2368 336
WIRE 2512 416 2512 304
WIRE 2784 416 2784 320
WIRE 2160 464 2160 384
WIRE 2160 464 2080 464
WIRE 1696 496 1696 240
WIRE 1856 496 1856 448
WIRE 1856 496 1696 496
WIRE 1984 496 1984 448
WIRE 1984 496 1856 496
WIRE 2368 496 1984 496
WIRE 2512 496 2368 496
WIRE 2784 496 2512 496
WIRE 2768 576 2608 576
WIRE 2768 592 2768 576
WIRE 1536 672 1536 384
WIRE 2608 672 2608 656
WIRE 2608 672 1536 672
WIRE 2768 672 2608 672
FLAG 1296 400 0
FLAG 1568 176 6v
FLAG 2720 320 out
FLAG 1856 224 r_in
FLAG 2256 256 r2_in
FLAG 2432 336 r3_in
FLAG 1568 128 12v
FLAG 3008 176 3.2V
FLAG 4064 240 sig
SYMBOL voltage 1296 208 R0
SYMATTR InstName V3
SYMATTR Value 12
SYMATTR SpiceLine Rser=1
SYMBOL res 1376 160 R0
SYMATTR InstName R3
SYMATTR Value 1.4k
SYMBOL res 1376 240 R0
SYMATTR InstName R4
SYMATTR Value 1k
SYMBOL ind2 2768 400 R0
SYMATTR InstName L1
SYMATTR Value 7m
SYMATTR Type ind
SYMATTR SpiceLine Rser=30
SYMBOL Opamps/LT1497 2624 256 R0
WINDOW 3 34 101 Left 2
SYMATTR InstName U2
SYMBOL ind2 3152 112 R0
SYMATTR InstName L2
SYMATTR Value 7m
SYMATTR SpiceLine Rser=70
SYMBOL res 2352 400 R0
SYMATTR InstName R5
SYMATTR Value 10k
SYMBOL cap 2352 256 R0
SYMATTR InstName C1
SYMATTR Value 100n
SYMBOL res 2496 160 R0
SYMATTR InstName R6
SYMATTR Value 1k
SYMBOL res 2496 400 R0
SYMATTR InstName R9
SYMATTR Value 1k
SYMBOL Opamps/LT1497 1536 176 R0
SYMATTR InstName U3
SYMBOL voltage 1760 256 R0
SYMATTR InstName V4
SYMATTR Value PULSE(0 3.3 0 10n 10n 0.1m 0.2m)
SYMATTR SpiceLine Rser=1
SYMBOL cap 2064 400 R0
SYMATTR InstName C6
SYMATTR Value 100n
SYMBOL res 2064 208 R0
SYMATTR InstName R14
SYMATTR Value 380
SYMBOL cap 1840 384 R0
SYMATTR InstName C2
SYMATTR Value 100n
SYMBOL polcap 1968 384 R0
SYMATTR InstName C3
SYMATTR Value 500<30>
SYMBOL cap 1168 256 R0
SYMATTR InstName C4
SYMATTR Value 100n
SYMBOL polcap 1072 256 R0
SYMATTR InstName C5
SYMATTR Value 500<30>
SYMBOL ind2 2752 576 R0
SYMATTR InstName L3
SYMATTR Value 7m
SYMATTR Type ind
SYMATTR SpiceLine Rser=30
SYMBOL voltage 2608 560 R0
SYMATTR InstName V1
SYMATTR Value PULSE(0 100 0 10n 10n 0.0005m 0.0315m)
SYMATTR SpiceLine Rser=1
SYMBOL Opamps/LT1497 3456 128 R0
WINDOW 3 34 101 Left 2
SYMATTR InstName U4
SYMBOL Opamps/LT1497 3744 64 R0
WINDOW 3 34 101 Left 2
SYMATTR InstName U5
SYMBOL res 3568 176 R0
SYMATTR InstName R1
SYMATTR Value 2k
SYMBOL res 3568 256 R0
SYMATTR InstName R2
SYMATTR Value 1k
SYMBOL res 3568 96 R0
SYMATTR InstName R10
SYMATTR Value 2k
SYMBOL res 3568 16 R0
SYMATTR InstName R12
SYMATTR Value 1k
SYMBOL res 2816 160 R0
SYMATTR InstName R13
SYMATTR Value 2.6k
SYMBOL res 2816 240 R0
SYMATTR InstName R15
SYMATTR Value 1k
SYMBOL Opamps/LT1497 2976 176 R0
SYMATTR InstName U1
SYMBOL cap 3040 320 R0
SYMATTR InstName C7
SYMATTR Value 100n
SYMBOL polcap 3120 320 R0
SYMATTR InstName C8
SYMATTR Value 500<30>
SYMBOL res 3120 224 R0
SYMATTR InstName R7
SYMATTR Value 10k
SYMBOL res 3920 224 R0
SYMATTR InstName R8
SYMATTR Value 150
SYMBOL res 3920 144 R0
SYMATTR InstName R11
SYMATTR Value 100
SYMBOL cap 3808 240 R0
SYMATTR InstName C10
SYMATTR Value 10n
TEXT 1664 -48 Left 2 !.tran 0 10mS
TEXT 2480 -48 Left 2 !K1 L1 L2 0.5
TEXT 2480 16 Left 2 !K2 L3 L2 0.0